Low Power Processor Architectures and Contemporary Techniques for Power Optimization - A Review

被引:3
|
作者
Qadri, Muhammad Yasir [1 ]
Gujarathi, Hemal S. [1 ]
McDonald-Maier, Klaus D. [1 ]
机构
[1] Univ Essex, Sch Comp Sci & Elect Engn, Colchester CO4 3SQ, Essex, England
基金
英国工程与自然科学研究理事会;
关键词
Low power; processor architecture; power optimization techniques;
D O I
10.4304/jcp.4.10.927-942
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The technological evolution has increased the number of transistors for a given die area significantly and increased the switching speed from few MHz to GHz range. Such inversely proportional decline in size and boost in performance consequently demands shrinking of supply voltage and effective power dissipation in chips with millions of transistors. This has triggered substantial amount of research in power reduction techniques into almost every aspect of the chip and particularly the processor cores contained in the chip. This paper presents an overview of techniques for achieving the power efficiency mainly at the processor core level but also visits related domains such as buses and memories. There are various processor parameters and features such as supply voltage, clock frequency, cache and pipelining which can be optimized to reduce the power consumption of the processor. This paper discusses various ways in which these parameters can be optimized. Also, emerging power efficient processor architectures are overviewed and research activities are discussed which should help reader identify how these factors in a processor contribute to power consumption. Some of these concepts have been already established whereas others are still active research areas.
引用
收藏
页码:927 / 942
页数:16
相关论文
共 50 条
  • [41] Custom Low Power Processor for Polar Decoding
    Leonardon, Mathieu
    Leroux, Camille
    Binet, David
    Langlois, J. M. Pierre
    Jego, Christophe
    Savaria, Yvon
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [42] Low power embedded multimedia processor architecture
    Wen Shuhong
    Cui Huijuan
    Tang Kun
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (01): : 123 - 126
  • [43] A LOW-POWER PLA FOR A SIGNAL PROCESSOR
    LINZ, AR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 107 - 115
  • [44] A switching noise vision of the optimization techniques for low-power synthesis
    Castro, Javier
    Parra, Pilar
    Valencia, Manuel
    Acosta, Antonio J.
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 156 - 159
  • [45] Sequential logic optimization for low power using input-disabling precomputation architectures
    Monteiro, J
    Devadas, S
    Ghosh, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (03) : 279 - 284
  • [46] Low power memory architectures for video applications
    Kapoor, B
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 2 - 7
  • [47] Low power architectures for digital signal processing
    Masselos, K
    Merakos, P
    Stouraitis, T
    Goutis, CE
    JOURNAL OF SYSTEMS ARCHITECTURE, 2000, 46 (07) : 551 - 571
  • [48] Low power digital frequency conversion architectures
    Schaumont, P
    Vernalde, S
    Engels, M
    Bolsens, I
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 18 (02): : 187 - 197
  • [49] A review of FACTS device implementation in power systems using optimization techniques
    Chethan M.
    Kuppan R.
    Journal of Engineering and Applied Science, 2024, 71 (01):
  • [50] Economic Power Dispatching from Distributed Generations: Review of Optimization Techniques
    Kaur P.
    Chaturvedi K.T.
    Kolhe M.L.
    Energy Engineering: Journal of the Association of Energy Engineering, 2024, 121 (03): : 557 - 579