Low Power Processor Architectures and Contemporary Techniques for Power Optimization - A Review

被引:3
|
作者
Qadri, Muhammad Yasir [1 ]
Gujarathi, Hemal S. [1 ]
McDonald-Maier, Klaus D. [1 ]
机构
[1] Univ Essex, Sch Comp Sci & Elect Engn, Colchester CO4 3SQ, Essex, England
基金
英国工程与自然科学研究理事会;
关键词
Low power; processor architecture; power optimization techniques;
D O I
10.4304/jcp.4.10.927-942
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The technological evolution has increased the number of transistors for a given die area significantly and increased the switching speed from few MHz to GHz range. Such inversely proportional decline in size and boost in performance consequently demands shrinking of supply voltage and effective power dissipation in chips with millions of transistors. This has triggered substantial amount of research in power reduction techniques into almost every aspect of the chip and particularly the processor cores contained in the chip. This paper presents an overview of techniques for achieving the power efficiency mainly at the processor core level but also visits related domains such as buses and memories. There are various processor parameters and features such as supply voltage, clock frequency, cache and pipelining which can be optimized to reduce the power consumption of the processor. This paper discusses various ways in which these parameters can be optimized. Also, emerging power efficient processor architectures are overviewed and research activities are discussed which should help reader identify how these factors in a processor contribute to power consumption. Some of these concepts have been already established whereas others are still active research areas.
引用
收藏
页码:927 / 942
页数:16
相关论文
共 50 条
  • [21] A Low Power ZigBee Baseband Processor
    Chen, Kai-Hsin
    Ma, Hsi-Pin
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 40 - 43
  • [22] Low-power reconfigurable processor
    Donohoe, GW
    Yeh, PS
    2002 IEEE AEROSPACE CONFERENCE PROCEEDINGS, VOLS 1-7, 2002, : 1969 - 1973
  • [23] Low Power Fuzzy Processor Designing
    Loan, Sajad A.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2008, 3 (3-4): : 281 - 299
  • [24] Power estimation starategies for a low-power security processor
    Lee, Yen-Fong
    Huang, Shi-Yu
    Hsu, Sheng-Yu
    Chen, I-Ling
    Shieh, Cheng-Tao
    Lin, Jian-Cheng
    Chang, Shih-Chieh
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 367 - 371
  • [25] Low-Power Heterodyne Receiver Architectures: Review, Theory, and Examples
    Gupta, Aman
    Odelberg, Trevor J.
    Wentzloff, David D.
    IEEE Open Journal of the Solid-State Circuits Society, 2023, 3 : 225 - 238
  • [26] Low Power Unrolled CORDIC Architectures
    Nilsson, Peter
    Sun, Yuhang
    Gangarajaiah, Rakesh
    Hertz, Erik
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [27] Evaluating BIST architectures for low power
    Ravikumar, CP
    Prasad, NS
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 430 - 434
  • [28] Low Power Voltage Reference Architectures
    Tiyyagura, Srikanth R.
    Katare, Siddharth
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 525 - 527
  • [29] System-level design techniques for throughput and power optimization of multiprocessor SoC architectures
    Srinivasan, K
    Telkar, N
    Ramamurthi, V
    Chatha, KS
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 39 - 45
  • [30] Contemporary architectures for power systems considering future trends
    Margaritis, B
    Ide, P
    INTELEC 2001: TWENTY-THIRD INTERNATIONAL TELECOMMUNICATIONS ENERGY CONFERENCE, 2001, (484): : 525 - 531