Review of FinFET Devices and Perspective on Circuit Design Challenges

被引:0
|
作者
Ravindra Kumar Maurya
Brinda Bhowmick
机构
[1] NIT Silchar,Department of Electronics and Communication Engineering
来源
Silicon | 2022年 / 14卷
关键词
Short Channel Effects (SCE); Patterning and shape of Fin; Design of SRAM and circuit challenges; FinFET domino circuits;
D O I
暂无
中图分类号
学科分类号
摘要
In recent technology, the demand for 3D multiple-gate MOSFETs such as FinFETs increase. In this paper, FinFETs are explored and reviewed. The scaling of planar MOSFET below 32nm technology increases the short channel effects (SCE). To improve the concert in low-power VLSI logic circuits and reduced the SCEs, we need enhanced gate controlling over the channel by using multigate technology. Here, we have discussed numerous architecture of FINFET, the threshold voltage (Vth) and supply voltage (Vdd) optimization, optimization of fin configuration, and low power technique for FinFET domino circuits.
引用
收藏
页码:5783 / 5791
页数:8
相关论文
共 50 条
  • [21] Molectronics: A circuit design perspective
    Nackashi, DP
    Franzon, PD
    SMART ELECTRONICS AND MEMS II, 2000, 4236 : 80 - 88
  • [22] FinFET based SRAM Design: A Survey on Device, Circuit, and Technology Issues
    Bayoumi, Magdy
    Dutta, Anandi
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 387 - 390
  • [23] Design and Performance Analysis of SRAM Circuit Using Adiabatic Logic with FinFET
    Shamsuddoha, A. O. M.
    Islam, Md Khairul
    Biswas, Satyendra N.
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND INFORMATION TECHNOLOGY 2021 (ICECIT 2021), 2021,
  • [24] Comparative Analysis of Double Gate FinFET Configurations for Analog Circuit Design
    Ghai, Dhruva
    Mohanty, Saraju P.
    Thakral, Garima
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 809 - 812
  • [25] May the Fourth (terminal) be with you - Circuit Design beyond FinFET (Invited)
    Koike, Hanpei
    O'uchi, Shin-ichi
    Hioki, Masakazu
    Endo, Kazuhiko
    Matsukawa, Takashi
    Liu, Yongxun
    Masahara, Meishoku
    Tsutsumi, Toshiyuki
    Sakamoto, Kunihiro
    Nakagawa, Tadashi
    Sekigawa, Toshihiro
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [26] Analysis and characterization of layout dependent effect for advance FinFET circuit design
    Wang, Zhaoqing
    Chen, Lan
    Yin, Minghui
    MICROELECTRONICS JOURNAL, 2022, 125
  • [27] Evaluating the Performances of Memristor, FinFET, and Graphene TFET in VLSI Circuit Design
    Adesina, Naheem Olakunle
    Srivastava, Ashok
    Khan, Md Azmot Ullah
    2021 IEEE 11TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE (CCWC), 2021, : 591 - 596
  • [28] Circuit Design Perspectives for Ge FinFET at 10nm and Beyond
    Sinha, S.
    Shifren, L.
    Chandra, V.
    Cline, B.
    Yeric, G.
    Aitken, R.
    Cheng, B.
    Brown, A. R.
    Riddet, C.
    Alexandar, C.
    Millar, C.
    Asenov, A.
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 57 - 60
  • [29] Challenges and Opportunities of Vertical FET Devices using 3D Circuit Design Layouts
    Veloso, A.
    Huynh-Bao, T.
    Rosseel, E.
    Paraschiv, V.
    Devriendt, K.
    Vecchio, E.
    Delvaux, C.
    Chan, B. T.
    Ercken, M.
    Tao, Z.
    Li, W.
    Altamirano-Sanchez, E.
    Versluijs, J. J.
    Brus, S.
    Matagne, P.
    Waldron, N.
    Ryckaert, J.
    Mocuta, D.
    Collaert, N.
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [30] Subthreshold performance of gate engineered FinFET devices and circuit with high-k dielectrics
    Nirmal, D.
    Vijayakumar, P.
    Thomas, Divya Mary
    Jebalin, Binola K.
    Mohankumar, N.
    MICROELECTRONICS RELIABILITY, 2013, 53 (03) : 499 - 504