Impact of gate-on-source misalignment on the analog and digital performance of tunnel FET

被引:0
|
作者
Ahmed Shaker
Muhammad Elgamal
Mostafa Fedawy
Hesham Kamel
机构
[1] Ain Shams University,Engineering Physics and Mathematics Department, Faculty of Engineering
[2] University of Science and Technology,Communication and Information Engineering Department
[3] Arab Academy for Science,Electronics and Communications Department, Faculty of Engineering
[4] Technology and Maritime Transport,undefined
[5] Canadian Higher Institute for Engineering,undefined
[6] 6th October,undefined
[7] Canadian International College (CIC),undefined
来源
Pramana | 2021年 / 95卷
关键词
Tunnel field effect transistor; low-k dielectric pocket; subthreshold swing; ON/OFF ratio; cut-off frequency; 85.30.De; 85.30.Tv; 85.3s.-p; 73.40.Gk; 77.55.df;
D O I
暂无
中图分类号
学科分类号
摘要
The tunnel FET (TFET) is considered a promising candidate which can be used in the design of digital and analog circuits in low-power applications. Due to fabrication tolerances, it is not guaranteed that the gate electrode is perfectly aligned on the channel, especially for short channel structures. In this work, we investigate the effect of gate misalignment towards the source by using TCAD simulations. The proposed structure is presented in which a low-k dielectric pocket is inserted above the source and beneath the high-k gate oxide to mitigate the undesirable impact of gate misalignment. We show that the insertion of a silicon dioxide (SiO2)\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$_{{2}})$$\end{document} pocket above the source enhances the DC performance (in terms of ON/OFF ratio, threshold voltage and subthreshold swing (SS)), RF performance (in terms of cut-off frequency) and it also improves the transient response of the inverter circuits.
引用
收藏
相关论文
共 50 条
  • [41] Z-shaped gate tunnel FET with graphene channel: An extensive investigation of its analog and linearity performance
    Sneha, Gunti
    Dash, Sidhartha
    Mishra, Guru Prasad
    MICROELECTRONICS JOURNAL, 2024, 153
  • [42] Design and analysis of a dual gate tunnel FET with InGaAs source pockets for
    Rasheed, Gadarapulla
    Sridevi, Sriadibhatla
    MICROELECTRONICS JOURNAL, 2022, 129
  • [43] Impact of Encroaching Length and Taper on Double Gate Tunnel FET Performance Using TCAD Simulations
    Sugi, S. Shinly Swarna
    Nagarajan, K. K.
    Srinivasan, R.
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 942 - 947
  • [44] Temperature impact on linearity and analog/RF performance metrics of a novel charge plasma tunnel FET
    Parmar, Nitish
    Singh, Prabhat
    Samajdar, Dip Prakash
    Yadav, Dharmendra Singh
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2021, 127 (04):
  • [45] Impact of encroaching length and taper on double gate tunnel FET performance using TCAD simulations
    Sugi, S.Shinly Swarna
    Nagarajan, K.K.
    Srinivasan, R.
    Proceedings of IEEE International Conference on Circuit, Power and Computing Technologies, ICCPCT 2013, 2013, : 942 - 947
  • [46] Temperature impact on linearity and analog/RF performance metrics of a novel charge plasma tunnel FET
    Nitish Parmar
    Prabhat Singh
    Dip Prakash Samajdar
    Dharmendra Singh Yadav
    Applied Physics A, 2021, 127
  • [47] Impact of drain underlap length variation on the DC and RF performance of cylindrical gate tunnel FET
    Dash S.
    Mishra G.P.
    Nanoscience and Nanotechnology - Asia, 2021, 11 (01): : 97 - 103
  • [48] Impact of Interface Trap Charges on Performance of Electrically Doped Tunnel FET With Heterogeneous Gate Dielectric
    Venkatesh, Pulimamidi
    Nigam, Kaushal
    Pandey, Sunil
    Sharma, Dheeraj
    Kondekar, Pravin N.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2017, 17 (01) : 245 - 252
  • [49] Impact of Temperature and Fixed Oxide Charge Variation on Performance of Gate-on-Source/Channel SOI TFET and Its Circuit Application
    Mitra, Suman Kr
    Bhowmick, Brinda
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (11) : 1630 - 1640
  • [50] Device and Circuit Level Performance Comparison of Tunnel FET Architectures and Impact of Heterogeneous Gate Dielectric
    Narang, Rakhi
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (03) : 224 - 236