Impact of gate-on-source misalignment on the analog and digital performance of tunnel FET

被引:0
|
作者
Ahmed Shaker
Muhammad Elgamal
Mostafa Fedawy
Hesham Kamel
机构
[1] Ain Shams University,Engineering Physics and Mathematics Department, Faculty of Engineering
[2] University of Science and Technology,Communication and Information Engineering Department
[3] Arab Academy for Science,Electronics and Communications Department, Faculty of Engineering
[4] Technology and Maritime Transport,undefined
[5] Canadian Higher Institute for Engineering,undefined
[6] 6th October,undefined
[7] Canadian International College (CIC),undefined
来源
Pramana | 2021年 / 95卷
关键词
Tunnel field effect transistor; low-k dielectric pocket; subthreshold swing; ON/OFF ratio; cut-off frequency; 85.30.De; 85.30.Tv; 85.3s.-p; 73.40.Gk; 77.55.df;
D O I
暂无
中图分类号
学科分类号
摘要
The tunnel FET (TFET) is considered a promising candidate which can be used in the design of digital and analog circuits in low-power applications. Due to fabrication tolerances, it is not guaranteed that the gate electrode is perfectly aligned on the channel, especially for short channel structures. In this work, we investigate the effect of gate misalignment towards the source by using TCAD simulations. The proposed structure is presented in which a low-k dielectric pocket is inserted above the source and beneath the high-k gate oxide to mitigate the undesirable impact of gate misalignment. We show that the insertion of a silicon dioxide (SiO2)\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$_{{2}})$$\end{document} pocket above the source enhances the DC performance (in terms of ON/OFF ratio, threshold voltage and subthreshold swing (SS)), RF performance (in terms of cut-off frequency) and it also improves the transient response of the inverter circuits.
引用
收藏
相关论文
共 50 条
  • [31] Impact of Drain Underlap and High Bandgap Strip on Cylindrical Gate All Around Tunnel FET and its Influence on Analog/RF Performance
    Arya Dutt
    Sanjana Tiwari
    Abhishek Kumar Upadhyay
    Ribu Mathew
    Ankur Beohar
    Silicon, 2022, 14 : 9789 - 9796
  • [32] Impact of Drain Underlap and High Bandgap Strip on Cylindrical Gate All Around Tunnel FET and its Influence on Analog/RF Performance
    Dutt, Arya
    Tiwari, Sanjana
    Upadhyay, Abhishek Kumar
    Mathew, Ribu
    Beohar, Ankur
    SILICON, 2022, 14 (15) : 9789 - 9796
  • [33] Performance Evaluation of Phosphorene Elevated Source Tunnel FET with Strained Channel and Ferroelectric Gate Oxide
    Singh, Kunal
    Kumar, Vinod
    Kumar, Mirgender
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 371 - 375
  • [34] Temperature Dependence of Analog Performance, Linearity, and Harmonic Distortion for a Ge-Source Tunnel FET
    Datta, Emona
    Chattopadhyay, Avik
    Mallik, Abhijit
    Omura, Yasuhisa
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (03) : 810 - 815
  • [35] Modeling the Impact of Gate Misalignment in Tunnel Field Effect Transistors
    Upasana
    Gupta, Mridula
    Gupta, Sakshi
    Narang, Rakhi
    Saxena, Manoj
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [36] Investigation of Analog/RF behaviour of Asymmetrical Gate Tunnel FET at Cryogenic temperatures
    Misra, Sinjini
    Bose, Chandreyee
    Ghosh, Rittik
    Saha, Priyanka
    SILICON, 2024, 16 (11) : 4753 - 4762
  • [37] Gate Stack Analysis of Nanosheet FET for Analog and Digital Circuit Applications
    Kumari, N. Aruna
    Vijayvargiya, Vikas
    Upadhyay, Abhishek Kumar
    Sreenivasulu, V. Bharath
    Narendar, V.
    Prithvi, P.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (11)
  • [38] RESISTIVE INSULATED GATE FET ARRAYS FOR ANALOG-TO-DIGITAL CONVERSION
    WHELAN, MV
    DAVERVELD, LA
    ELECTRONIC ENGINEERING, 1975, 47 (564): : 46 - &
  • [39] Analog and RF performance optimization for gate all around tunnel FET using broken-gap material
    Kumar, Pankaj
    Koley, Kalyan
    Mech, Bhubon C.
    Maurya, Ashish
    Kumar, Subindu
    SCIENTIFIC REPORTS, 2022, 12 (01)
  • [40] Analog and RF performance optimization for gate all around tunnel FET using broken-gap material
    Pankaj Kumar
    Kalyan Koley
    Bhubon C. Mech
    Ashish Maurya
    Subindu Kumar
    Scientific Reports, 12