Impact of gate-on-source misalignment on the analog and digital performance of tunnel FET

被引:0
|
作者
Ahmed Shaker
Muhammad Elgamal
Mostafa Fedawy
Hesham Kamel
机构
[1] Ain Shams University,Engineering Physics and Mathematics Department, Faculty of Engineering
[2] University of Science and Technology,Communication and Information Engineering Department
[3] Arab Academy for Science,Electronics and Communications Department, Faculty of Engineering
[4] Technology and Maritime Transport,undefined
[5] Canadian Higher Institute for Engineering,undefined
[6] 6th October,undefined
[7] Canadian International College (CIC),undefined
来源
Pramana | 2021年 / 95卷
关键词
Tunnel field effect transistor; low-k dielectric pocket; subthreshold swing; ON/OFF ratio; cut-off frequency; 85.30.De; 85.30.Tv; 85.3s.-p; 73.40.Gk; 77.55.df;
D O I
暂无
中图分类号
学科分类号
摘要
The tunnel FET (TFET) is considered a promising candidate which can be used in the design of digital and analog circuits in low-power applications. Due to fabrication tolerances, it is not guaranteed that the gate electrode is perfectly aligned on the channel, especially for short channel structures. In this work, we investigate the effect of gate misalignment towards the source by using TCAD simulations. The proposed structure is presented in which a low-k dielectric pocket is inserted above the source and beneath the high-k gate oxide to mitigate the undesirable impact of gate misalignment. We show that the insertion of a silicon dioxide (SiO2)\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$_{{2}})$$\end{document} pocket above the source enhances the DC performance (in terms of ON/OFF ratio, threshold voltage and subthreshold swing (SS)), RF performance (in terms of cut-off frequency) and it also improves the transient response of the inverter circuits.
引用
收藏
相关论文
共 50 条
  • [1] Impact of gate-on-source misalignment on the analog and digital performance of tunnel FET
    Shaker, Ahmed
    Elgamal, Muhammad
    Fedawy, Mostafa
    Kamel, Hesham
    PRAMANA-JOURNAL OF PHYSICS, 2021, 95 (03):
  • [2] Gate misalignment effects on analog/RF performance of charge plasma-based doping-less tunnel FET
    Anand, Sunny
    Sarin, R. K.
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2017, 123 (06):
  • [3] Gate misalignment effects on analog/RF performance of charge plasma-based doping-less tunnel FET
    Sunny Anand
    R. K. Sarin
    Applied Physics A, 2017, 123
  • [4] Impact of Hetero-Dielectric Ferroelectric Gate Stack on Analog/RF Performance of Tunnel FET
    Malihe Zare
    Fateme Peyravi
    Seyed Ebrahim Hosseini
    Journal of Electronic Materials, 2020, 49 : 5638 - 5646
  • [5] Impact of source pocket doping on RF and linearity performance of a cylindrical gate tunnel FET
    Dash, Sidhartha
    Lenka, Annada Shankar
    Jena, Biswajit
    Mishra, Guru Prasad
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2018, 31 (03)
  • [6] Impact of Hetero-Dielectric Ferroelectric Gate Stack on Analog/RF Performance of Tunnel FET
    Zare, Malihe
    Peyravi, Fateme
    Hosseini, Seyed Ebrahim
    JOURNAL OF ELECTRONIC MATERIALS, 2020, 49 (09) : 5638 - 5646
  • [7] Extended-Source Double-Gate Tunnel FET With Improved DC and Analog/RF Performance
    Joshi, Tripuresh
    Singh, Yashvir
    Singh, Balraj
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) : 1873 - 1879
  • [8] Performance of Double Gate Tunnel FET Devices with Source Pocket
    Mishra, Varun
    Verma, Yogesh Kumar
    Verma, Prateek Kishor
    Singh, Ningthoujam Qoonand
    Gupta, Santosh Kumar
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 387 - 395
  • [9] Effect of Temperature and Gate Stack on the Linearity and Analog Performance of Double Gate Tunnel FET
    Narang, Rakhi
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    TRENDS IN NETWORKS AND COMMUNICATIONS, 2011, 197 : 466 - +
  • [10] Impact of interface traps on performance of Gate-on-Source/Channel SOI TFET
    Mitra, Suman Kr
    Bhowmick, Brinda
    MICROELECTRONICS RELIABILITY, 2019, 94 : 1 - 12