Impact of interface traps on performance of Gate-on-Source/Channel SOI TFET

被引:20
|
作者
Mitra, Suman Kr [1 ]
Bhowmick, Brinda [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
SOI TFET; Interface traps; Back gate voltage; Ambipolar current; Gate-on-source; DRAIN CURRENT MODEL; TUNNEL FET; OPTIMIZATION; SIMULATION; CHARGES;
D O I
10.1016/j.microrel.2019.01.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Here, one of most important reliability issue of the semiconductor device, the effects of traps present at the oxide-semiconductor interfaces on gate-on-source/channel SOI TFET are investigated. Conventional SOI TFET, gate-on-source only TFET, and gate-on-source/channel TFET are compared and it is found that gate-on-source/channel TFET has better immunity to the interface trap charge variation. The gate-on-source/channel TFET exhibits higher on current and on-off current ratio than gate-on-source device. Preliminary analyses are presented for the proposed architecture for the parameters: gate-channel overlap, back gate voltage and buried oxide thickness in absence of interface traps. The back gate voltage has a significant effect on the channel-drain junction of the device, and hence, on the ambipolar current. Further, the device characteristics in presence of traps at the gate oxide-semiconductor interface and buried oxide-semiconductor interface are reported. The effect of trap concentration is observed on the transfer characteristics, capacitance, and cut off frequency. The front gate dielectric-semiconductor interface traps degrade on current, while the buried oxide-semiconductor interface traps affect the ambipolar current. The effect of back gate voltage on ambipolarity and on current of the proposed device is studied in detail in presence of traps.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 50 条
  • [1] Physics-based capacitance model of Gate-on-Source/Channel SOI TFET
    Mitra, Suman Kumar
    Bhowmick, Brinda
    MICRO & NANO LETTERS, 2018, 13 (12): : 1672 - 1676
  • [2] An Analytical Drain Current Model of Gate-On-Source/Channel SOI-TFET
    Suman Kr. Mitra
    Brinda Bhowmick
    Silicon, 2019, 11 : 3031 - 3039
  • [3] Impact of Temperature and Fixed Oxide Charge Variation on Performance of Gate-on-Source/Channel SOI TFET and Its Circuit Application
    Mitra, Suman Kr
    Bhowmick, Brinda
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (11) : 1630 - 1640
  • [4] An Analytical Drain Current Model of Gate-On-Source/Channel SOI-TFET
    Mitra, Suman Kr.
    Bhowmick, Brinda
    SILICON, 2019, 11 (06) : 3031 - 3039
  • [5] Impact of Interface Traps on Reliability in Negative Capacitance Source Pocket Double Gate TFET
    Babu, K. Murali Chandra
    Goel, Ekta
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2025,
  • [6] Design and Performance Enhancement of Gate-on-Source PNPN Doping–Less Vertical Nanowire TFET
    Kritika Lal
    Anushka Verma
    Pradeep Kumar
    Naveen Kumar
    S. Intekhab Amin
    Sunny Anand
    Silicon, 2022, 14 : 4375 - 4382
  • [7] A compact interband tunneling current model for Gate-on-Source/Channel SOI-TFETs
    Mitra, Suman Kr.
    Bhowmick, Brinda
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (04) : 1557 - 1566
  • [8] Design and Performance Enhancement of Gate-on-Source PNPN Doping-Less Vertical Nanowire TFET
    Lal, Kritika
    Verma, Anushka
    Kumar, Pradeep
    Kumar, Naveen
    Amin, S. Intekhab
    Anand, Sunny
    SILICON, 2022, 14 (08) : 4375 - 4382
  • [9] A compact interband tunneling current model for Gate-on-Source/Channel SOI-TFETs
    Suman Kr. Mitra
    Brinda Bhowmick
    Journal of Computational Electronics, 2018, 17 : 1557 - 1566
  • [10] Impact of gate-on-source misalignment on the analog and digital performance of tunnel FET
    Ahmed Shaker
    Muhammad Elgamal
    Mostafa Fedawy
    Hesham Kamel
    Pramana, 2021, 95