Impact of interface traps on performance of Gate-on-Source/Channel SOI TFET

被引:20
|
作者
Mitra, Suman Kr [1 ]
Bhowmick, Brinda [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
SOI TFET; Interface traps; Back gate voltage; Ambipolar current; Gate-on-source; DRAIN CURRENT MODEL; TUNNEL FET; OPTIMIZATION; SIMULATION; CHARGES;
D O I
10.1016/j.microrel.2019.01.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Here, one of most important reliability issue of the semiconductor device, the effects of traps present at the oxide-semiconductor interfaces on gate-on-source/channel SOI TFET are investigated. Conventional SOI TFET, gate-on-source only TFET, and gate-on-source/channel TFET are compared and it is found that gate-on-source/channel TFET has better immunity to the interface trap charge variation. The gate-on-source/channel TFET exhibits higher on current and on-off current ratio than gate-on-source device. Preliminary analyses are presented for the proposed architecture for the parameters: gate-channel overlap, back gate voltage and buried oxide thickness in absence of interface traps. The back gate voltage has a significant effect on the channel-drain junction of the device, and hence, on the ambipolar current. Further, the device characteristics in presence of traps at the gate oxide-semiconductor interface and buried oxide-semiconductor interface are reported. The effect of trap concentration is observed on the transfer characteristics, capacitance, and cut off frequency. The front gate dielectric-semiconductor interface traps degrade on current, while the buried oxide-semiconductor interface traps affect the ambipolar current. The effect of back gate voltage on ambipolarity and on current of the proposed device is studied in detail in presence of traps.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 50 条
  • [31] Impact of nonuniform gate oxide shape on TFET performance: A reliability issue
    Shaker, Ahmed
    ElSabbagh, Mona
    El-Banna, Mohamed M.
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2019, 106 : 346 - 351
  • [32] Impact of Spacer-Gate Engineered Workfunction on the Performance of Dopingless TFET
    Chauhan, Sudakar Singh
    Sharma, Neeraj
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (08) : 1200 - 1203
  • [33] Impact of traps on DC, analog/RF, and linearity performance of Ferro-TFET
    Das, Basab
    Bhowmick, Brinda
    SILICON, 2023, 15 (05) : 2359 - 2369
  • [34] Impact of traps on DC, analog/RF, and linearity performance of Ferro-TFET
    Basab Das
    Brinda Bhowmick
    Silicon, 2023, 15 : 2359 - 2369
  • [35] Impact of Channel Thickness on the Electrical Characteristics of Nanoscale Double Gate SOI MOSFET with Metal Source-Drain
    Fathipour, Morteza
    Ahangari, Zahra
    COMMAD: 2008 CONFERENCE ON OPTOELECTRONIC AND MICROELECTRONIC MATERIALS & DEVICES, 2008, : 144 - +
  • [36] Temperature analysis on electrostatics performance parameters of dual metal gate step channel TFET
    Sachin Kumar
    Dharmendra Singh Yadav
    Applied Physics A, 2021, 127
  • [37] Temperature analysis on electrostatics performance parameters of dual metal gate step channel TFET
    Kumar, Sachin
    Yadav, Dharmendra Singh
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2021, 127 (05):
  • [38] Impact of lateral straggle on linearity performance in gate-modulated (GM) TFET
    Rajesh Saha
    Brinda Bhowmick
    Srimanta Baishya
    Applied Physics A, 2020, 126
  • [39] The Impact of Oxide Traps Induced by SOI Thickness on Reliability of Fully Silicide Metal-Gate Strained SOI MOSFET
    Lin, Cheng-Li
    Chen, Yu-Ting
    Huang, Fon-Shan
    Yeh, Wen-Kuan
    Lin, Chien-Ting
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (02) : 165 - 167
  • [40] Source/Gate Material-Engineered Double Gate TFET for improved RF and linearity performance: a numerical simulation
    Skanda Shekhar
    Jaya Madan
    Rishu Chaujar
    Applied Physics A, 2018, 124