Physics-based capacitance model of Gate-on-Source/Channel SOI TFET

被引:8
|
作者
Mitra, Suman Kumar [1 ]
Bhowmick, Brinda [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Silchar 788010, Assam, India
来源
MICRO & NANO LETTERS | 2018年 / 13卷 / 12期
关键词
silicon-on-insulator; field effect transistors; surface potential; semiconductor device models; tunnelling; tunnel transistors; silicon; elemental semiconductors; semiconductor doping; gate-to-source capacitance; gate oxide thickness; source doping; Si; switching speed; gate-on-source-channel silicon-on-insulator tunnel field effect transistor; TCAD; gate voltage effect; drain voltage effect; Miller capacitance; surface potential-based analytical capacitance model; GOSC SOI TFET; physics-based capacitance model; model formulation; FIELD-EFFECT TRANSISTORS; TUNNEL FET; PARASITIC CAPACITANCES; OPTIMIZATION;
D O I
10.1049/mnl.2018.5214
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A surface potential-based analytical capacitance model is proposed for gate-on-source-channel silicon on insulator (SOI) tunnel field effect transistor (GOSC TFET). The capacitance in the GOSC TFET is evidently shared by the gate-to-source capacitance which reduces the miller capacitance and leads to better switching speed in the circuit application. The effect of drain voltage, gate voltage, gate oxide thickness and source doping on the capacitance has been analysed in detail. The good matching between the modelled and Technology Computer-Aided Design (TCAD) simulated surface potential leads to the accurate calculation of capacitance. The validation of the capacitance model is done by comparing the model result with the simulation result and a good agreement between them validates the model formulation.
引用
收藏
页码:1672 / 1676
页数:5
相关论文
共 50 条
  • [1] An Analytical Drain Current Model of Gate-On-Source/Channel SOI-TFET
    Suman Kr. Mitra
    Brinda Bhowmick
    Silicon, 2019, 11 : 3031 - 3039
  • [2] An Analytical Drain Current Model of Gate-On-Source/Channel SOI-TFET
    Mitra, Suman Kr.
    Bhowmick, Brinda
    SILICON, 2019, 11 (06) : 3031 - 3039
  • [3] Impact of interface traps on performance of Gate-on-Source/Channel SOI TFET
    Mitra, Suman Kr
    Bhowmick, Brinda
    MICROELECTRONICS RELIABILITY, 2019, 94 : 1 - 12
  • [4] A compact interband tunneling current model for Gate-on-Source/Channel SOI-TFETs
    Mitra, Suman Kr.
    Bhowmick, Brinda
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (04) : 1557 - 1566
  • [5] Impact of Temperature and Fixed Oxide Charge Variation on Performance of Gate-on-Source/Channel SOI TFET and Its Circuit Application
    Mitra, Suman Kr
    Bhowmick, Brinda
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (11) : 1630 - 1640
  • [6] A compact interband tunneling current model for Gate-on-Source/Channel SOI-TFETs
    Suman Kr. Mitra
    Brinda Bhowmick
    Journal of Computational Electronics, 2018, 17 : 1557 - 1566
  • [7] A physics-based electron gate current model for fully depleted SOI MOSFETs
    Sheu, CJ
    Jang, SL
    SOLID-STATE ELECTRONICS, 2000, 44 (10) : 1799 - 1806
  • [8] Physics-based insulated-gate bipolar transistor model with input capacitance correction
    Yang, Xin
    Otsuki, Masahito
    Palmer, Patrick R.
    IET POWER ELECTRONICS, 2015, 8 (03) : 417 - 427
  • [9] Design and Performance Enhancement of Gate-on-Source PNPN Doping–Less Vertical Nanowire TFET
    Kritika Lal
    Anushka Verma
    Pradeep Kumar
    Naveen Kumar
    S. Intekhab Amin
    Sunny Anand
    Silicon, 2022, 14 : 4375 - 4382
  • [10] Design and Performance Enhancement of Gate-on-Source PNPN Doping-Less Vertical Nanowire TFET
    Lal, Kritika
    Verma, Anushka
    Kumar, Pradeep
    Kumar, Naveen
    Amin, S. Intekhab
    Anand, Sunny
    SILICON, 2022, 14 (08) : 4375 - 4382