Hardware Implementation of a High-Speed Adaptive Filter Using a Combination of Systolic and Convex Architectures

被引:0
|
作者
Harith H. Thannoon
Ivan A. Hashim
机构
[1] University of Technology,Department of Electrical Engineering
来源
Circuits, Systems, and Signal Processing | 2024年 / 43卷
关键词
Convex combination; Systolic; RLS; LMS; FPGA;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, an improved high-speed adaptive filter is proposed and implemented using a field-programmable gate array platform. Specifically, a new filter structure combining systolic and convex architectures has been analyzed and compared with conventional filter architectures. The new filter structure efficiently removes power line interference noise from electrocardiogram signals at high convergence speeds. The systolic architecture is used to improve the convergence speed of the filter, and the convex architecture is used in combination to improve the signal-to-noise ratio of the filter. One fast filter was designed using the retimed delay recursive least square algorithm (recursive least square filter design with systolic architecture), and it was combined with one slow filter designed using the least mean square algorithm based on convex combination architecture. The proposed filter architectures are assessed for electrocardiogram noise cancellation, obtained from the MIT-BIH database, and the performance is compared with various filter structures in terms of the signal-to-noise ratio, convergence speed, learning behaviors, and complexity. The results show an improvement in signal-to-noise ratio of 24.2% and an increase in convergence speed of 50% when compared with conventional filter structures.
引用
收藏
页码:1773 / 1791
页数:18
相关论文
共 50 条
  • [41] HIGH-SPEED CONVOLUTION USING GQRNS ARITHMETIC HARDWARE
    SODERSTRAND, MA
    MILLER, RJ
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 1556 - 1558
  • [42] A high-speed optical mark reader hardware implementation at low cost using programmable logic
    Hussmann, S
    Deng, PWP
    REAL-TIME IMAGING, 2005, 11 (01) : 19 - 30
  • [43] A High-Speed Constant-Time Hardware Implementation of NTRUEncrypt SVES
    Farahmand, Farnoud
    Sharif, Malik Umar
    Briggs, Kevin
    Gaj, Kris
    2018 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT 2018), 2018, : 193 - 200
  • [44] A High-Speed FIR Adaptive Filter Architecture using a Modified Delayed LMS Algorithm
    Meher, Pramod K.
    Maheshwari, Megha
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 121 - 124
  • [45] Analog hardware implementation of adaptive filter structures
    Juan, JK
    Harris, JG
    Principe, JC
    1997 IEEE INTERNATIONAL CONFERENCE ON NEURAL NETWORKS, VOLS 1-4, 1997, : 916 - 921
  • [46] Small and high-speed hardware architectures for the 3GPP standard cipher KASUMI
    Satoh, A
    Morioka, S
    INFORMATION SECURITY, PROCEEDINGS, 2002, 2433 : 48 - 62
  • [47] High-Speed Hardware Architectures and FPGA Benchmarking of CRYSTALS-Kyber, NTRU, and Saber
    Dang, Viet Ba
    Mohajerani, Kamyar
    Gaj, Kris
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (02) : 306 - 320
  • [48] New cellular array for the hardware implementation of very high speed digital filter
    Dawoud, DS
    AFRICON '96 - 1996 IEEE AFRICON : 4TH AFRICON CONFERENCE IN AFRICA, VOLS I & II: ELECTRICAL ENERGY TECHNOLOGY; COMMUNICATION SYSTEMS; HUMAN RESOURCES, 1996, : 753 - 758
  • [49] High-speed adaptive turbo decoding algorithm and its implementation
    Kim, Min Hyuk
    Jeong, Jin-Hee
    Jung, Ji-Won
    PROCEEDINGS OF 2006 IEEE INFORMATION THEORY WORKSHOP, 2006, : 104 - +
  • [50] Block implementation of high-speed IIR adaptive noise canceller
    Wu, XH
    Li, S
    Takahashi, N
    Takebe, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (03) : 466 - 471