Hardware Implementation of a High-Speed Adaptive Filter Using a Combination of Systolic and Convex Architectures

被引:0
|
作者
Harith H. Thannoon
Ivan A. Hashim
机构
[1] University of Technology,Department of Electrical Engineering
来源
Circuits, Systems, and Signal Processing | 2024年 / 43卷
关键词
Convex combination; Systolic; RLS; LMS; FPGA;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, an improved high-speed adaptive filter is proposed and implemented using a field-programmable gate array platform. Specifically, a new filter structure combining systolic and convex architectures has been analyzed and compared with conventional filter architectures. The new filter structure efficiently removes power line interference noise from electrocardiogram signals at high convergence speeds. The systolic architecture is used to improve the convergence speed of the filter, and the convex architecture is used in combination to improve the signal-to-noise ratio of the filter. One fast filter was designed using the retimed delay recursive least square algorithm (recursive least square filter design with systolic architecture), and it was combined with one slow filter designed using the least mean square algorithm based on convex combination architecture. The proposed filter architectures are assessed for electrocardiogram noise cancellation, obtained from the MIT-BIH database, and the performance is compared with various filter structures in terms of the signal-to-noise ratio, convergence speed, learning behaviors, and complexity. The results show an improvement in signal-to-noise ratio of 24.2% and an increase in convergence speed of 50% when compared with conventional filter structures.
引用
收藏
页码:1773 / 1791
页数:18
相关论文
共 50 条
  • [31] Block implementation of high-speed adaptive noise canceller
    Wu, XH
    Li, S
    Takahashi, N
    Takebe, T
    ICSP '96 - 1996 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1996, : 595 - 598
  • [32] NEW SYSTOLIC ARRAY FOR HIGH-SPEED IMPLEMENTATION OF 2ND-ORDER RECURSIVE DIGITAL-FILTER USING GATE ARRAY
    CHAN, CK
    JEFFERIES, B
    PO, LM
    LEE, WF
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 101 - 104
  • [33] SYSTOLIC ARCHITECTURE FOR THE VLSI IMPLEMENTATION OF HIGH-SPEED STAGED DECODERS QUANTIZERS
    CAIRE, G
    VENTURATRAVESET, J
    HOLLREISER, M
    BIGLIERI, E
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (02): : 153 - 168
  • [34] Design and implementation of a high-speed programmable polyphase FIR filter
    Xiong, CH
    Chen, H
    Zhong, SN
    Wang, H
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 783 - 787
  • [35] Titan-R: A Reconfigurable hardware implementation of a high-speed compressor
    Papadopoulos, Konstantinos
    Papaefstathiou, Ioannis
    PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 216 - 225
  • [36] High-speed hardware implementation for GCM in IEEE802.1AE
    Zhao J.-J.
    Li L.
    Pan H.-B.
    Xu J.
    Wu Z.-G.
    Lin J.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2010, 32 (06): : 1515 - 1519
  • [39] High-speed filter design using Mathematica
    Lutovac, MD
    Tosic, DV
    Eurocon 2005: The International Conference on Computer as a Tool, Vol 1 and 2 , Proceedings, 2005, : 1626 - 1629
  • [40] HIGH-SPEED ROBOT VISION USING SPECIALIZED HARDWARE
    WAMBACQ, P
    VANEYCKEN, L
    OOSTERLINCK, A
    VANDENBERGHE, H
    PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1985, 521 : 310 - 314