A bit-serial approximate min-sum LDPC decoder and FPGA implementation

被引:0
|
作者
Darabiha, Ahmad [1 ]
Carusone, Anthony Chan [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, 100 Coll St, Toronto, ON M4X 1K9, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a bit-serial LDPC decoding scheme to reduce interconnect complexity in fully-parallel low-density parity-check decoders. Bit-serial decoding also facilitates efficient implementation of wordlength-programmable LDPC decoding which is essential for gear shift decoding. To simplify the implementation of bit-serial decoding we propose a new approximation to the check update function in the min-sum decoding algorithm. The new check update rule computes only the absolute minimum and applies a correction to outgoing messages if required.. We present a 650-Mbps bit-serial (480, 355) P-S-based LDPC decoder implemented on a single Altera Stratix EP1S80 FPGA device. To our knowledge, this is the fastest FPGA-based LDPC decoder reported in the literature.
引用
收藏
页码:149 / +
页数:2
相关论文
共 50 条
  • [41] IMPLEMENTATION OF A LOW POWER LDPC DECODER USING BIT SERIAL ARCHITECTURE
    Revathy, M.
    Saravanan, R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [42] An Improved Normalized Min-Sum Algorithm for LDPC Codes
    Chen, Jinlei
    Zhang, Yan
    Sun, Ruiyi
    2013 IEEE/ACIS 12TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION SCIENCE (ICIS), 2013, : 509 - 512
  • [43] A Modified Min-Sum Algorithm for Quantized LDPC Decoders
    Hatami, Homayoon
    Mitchell, David G. M.
    Costello, Daniel J., Jr.
    Fuja, Thomas
    2019 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2019, : 2434 - 2438
  • [44] A Compact FPGA Implementation of a Bit-Serial SIMD Cellular Processor Array
    Walsh, Declan
    Dudek, Piotr
    2012 13TH INTERNATIONAL WORKSHOP ON CELLULAR NANOSCALE NETWORKS AND THEIR APPLICATIONS (CNNA), 2012,
  • [45] Neural Adjusted Min-Sum Decoding for LDPC Codes
    Yu, Haochen
    Zhao, Ming-Min
    Lei, Ming
    Zhao, Min-Jian
    2023 IEEE 98TH VEHICULAR TECHNOLOGY CONFERENCE, VTC2023-FALL, 2023,
  • [46] Modified Normalized Min-Sum Decoding of LDPC Codes
    Chen Rong
    Wang Yi-ming
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 1812 - 1815
  • [47] Adaptive Normalized Min-Sum Algorithm for LDPC Decoding
    Fan, Liwen
    Pan, Changyong
    Peng, Kewu
    Huang, Jiachen
    2013 9TH INTERNATIONAL WIRELESS COMMUNICATIONS AND MOBILE COMPUTING CONFERENCE (IWCMC), 2013, : 1081 - 1084
  • [48] Normalized Min-Sum Neural Network for LDPC Decoding
    Wang, Qing
    Liu, Qing
    Wang, Shunfu
    Chen, Leian
    Fang, Haoyu
    Chen, Luyong
    Guo, Yuzhang
    Wu, Zhiqiang
    IEEE TRANSACTIONS ON COGNITIVE COMMUNICATIONS AND NETWORKING, 2023, 9 (01) : 70 - 81
  • [49] Full CMOS min-sum analog iterative decoder
    Hemati, S
    Banihashemi, AH
    2003 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY - PROCEEDINGS, 2003, : 347 - 347
  • [50] Degree optimization and stability condition for the min-sum decoder
    Bhattad, Kapil
    Rathi, Vishwambhar
    Urbanke, Ruediger
    2007 IEEE INFORMATION THEORY WORKSHOP, VOLS 1 AND 2, 2007, : 190 - +