A bit-serial approximate min-sum LDPC decoder and FPGA implementation

被引:0
|
作者
Darabiha, Ahmad [1 ]
Carusone, Anthony Chan [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, 100 Coll St, Toronto, ON M4X 1K9, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a bit-serial LDPC decoding scheme to reduce interconnect complexity in fully-parallel low-density parity-check decoders. Bit-serial decoding also facilitates efficient implementation of wordlength-programmable LDPC decoding which is essential for gear shift decoding. To simplify the implementation of bit-serial decoding we propose a new approximation to the check update function in the min-sum decoding algorithm. The new check update rule computes only the absolute minimum and applies a correction to outgoing messages if required.. We present a 650-Mbps bit-serial (480, 355) P-S-based LDPC decoder implemented on a single Altera Stratix EP1S80 FPGA device. To our knowledge, this is the fastest FPGA-based LDPC decoder reported in the literature.
引用
收藏
页码:149 / +
页数:2
相关论文
共 50 条
  • [11] A Generalized Adjusted Min-Sum Decoder for 5G LDPC Codes: Algorithm and Implementation
    Ren, Yuqing
    Harb, Hassan
    Shen, Yifei
    Balatsoukas-Stimming, Alexios
    Burg, Andreas
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (06) : 2911 - 2924
  • [12] Efficient Implementation of Enhanced Min-Sum Algorithm for DVB-S2 LDPC Decoder
    Park, Sung Ik
    Kim, Heung Mook
    Kim, Jeongchang
    2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2014, : 446 - 447
  • [13] Optimized Quantization and Scaling of Layered LDPC Scaled Min-Sum Decoder
    Emran, Ahmed A.
    Elsabrouty, Maha
    Muta, Osamu
    Furukawa, Hiroshi
    2015 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2015, : 2668 - 2672
  • [14] Offset and Normalized Min-Sum Algorithms for ATSC 3.0 LDPC Decoder
    Myung, Seho
    Park, Sung-Ik
    Kim, Kyung-Joong
    Lee, Jae-Young
    Kwon, Sunhyoung
    Kim, Jeongchang
    IEEE TRANSACTIONS ON BROADCASTING, 2017, 63 (04) : 734 - 739
  • [15] Min-Sum Decoder Architectures With Reduced Word Length for LDPC Codes
    Oh, Daesun
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 105 - 115
  • [16] OPTIMALLY QUANTIZED OFFSET MIN-SUM ALGORITHM FOR FLEXIBLE LDPC DECODER
    Oh, Daesun
    Parhi, Keshab K.
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1886 - 1891
  • [17] A scalable LDPC decoder ASIC architecture with bit-serial message exchange
    Brandon, Tyler
    Hang, Robert
    Block, Gary
    Gaudet, Vincent C.
    Cockburn, Bruce
    Howard, Sheryl
    Giasson, Christian
    Boyle, Keith
    Goud, Paul
    Zeinoddin, Siavash Sheikh
    Rapley, Anthony
    Bates, Stephen
    Elliott, Duncan
    Schlegel, Christian
    INTEGRATION-THE VLSI JOURNAL, 2008, 41 (03) : 385 - 398
  • [18] A sectional degree match approximate Min-sum decoding algorithm for LDPC
    Wu, Ruizhen
    Wang, Lin
    Yuan, Tao
    Feng, Hua
    2019 IEEE 2ND 5G WORLD FORUM (5GWF), 2019, : 22 - 27
  • [19] A Check Nodes Correction Approximate Min-sum Decoding Algorithm For LDPC
    Wu, Ruizhen
    Wang, Lin
    Yuan, Tao
    Zhang, Xiaoyong
    2019 7TH INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY (ICOICT), 2019, : 30 - 34
  • [20] A Generic Scalable Architecture for Min-Sum/Offset-Min-Sum Unit for Irregular/Regular LDPC Decoder
    Srinivasan, Venkata K. Kidambi
    Singh, Chitranjan K.
    Balsara, Poras T.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (09) : 1372 - 1376