A bit-serial approximate min-sum LDPC decoder and FPGA implementation

被引:0
|
作者
Darabiha, Ahmad [1 ]
Carusone, Anthony Chan [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, 100 Coll St, Toronto, ON M4X 1K9, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a bit-serial LDPC decoding scheme to reduce interconnect complexity in fully-parallel low-density parity-check decoders. Bit-serial decoding also facilitates efficient implementation of wordlength-programmable LDPC decoding which is essential for gear shift decoding. To simplify the implementation of bit-serial decoding we propose a new approximation to the check update function in the min-sum decoding algorithm. The new check update rule computes only the absolute minimum and applies a correction to outgoing messages if required.. We present a 650-Mbps bit-serial (480, 355) P-S-based LDPC decoder implemented on a single Altera Stratix EP1S80 FPGA device. To our knowledge, this is the fastest FPGA-based LDPC decoder reported in the literature.
引用
收藏
页码:149 / +
页数:2
相关论文
共 50 条
  • [31] Flexible FPGA mplementation of Min-Sum Decoding Algorithm for egular LDPC codes
    Sadek, Ahmed M.
    Hussein, Aziza I.
    PROCEEDINGS OF 2016 11TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS (ICCES), 2016, : 286 - 292
  • [32] A New Efficient Adaptive Normalized Min-Sum Decoder for Irregular LDPC Codes in OFDM
    Atashbar-Tehrani, Amir
    Ghazi-Maghrebi, Saeed
    2018 INTERNATIONAL SYMPOSIUM ON NETWORKS, COMPUTERS AND COMMUNICATIONS (ISNCC 2018), 2018,
  • [33] Average Min-Sum Decoding of LDPC Codes
    Axvig, Nathan
    Dreher, Deanna
    Morrison, Katherine
    Psota, Eric
    Perez, Lance C.
    Walker, Judy L.
    2008 5TH INTERNATIONAL SYMPOSIUM ON TURBO CODES AND RELATED TOPICS, 2008, : 356 - +
  • [34] Design and implementation of bit-serial FIR filter using FPGA
    Dawoud, DS
    Zibani, I
    CCCT 2003, VOL 5, PROCEEDINGS: COMPUTER, COMMUNICATION AND CONTROL TECHNOLOGIES: II, 2003, : 175 - 180
  • [35] Stability analysis of an improved min-sum decoder
    Ramezani, Mahdi
    Yazdani, Raman
    Ardakani, Masoud
    IEEE COMMUNICATIONS LETTERS, 2008, 12 (08) : 581 - 583
  • [36] A Low Bit-Width LDPC Min-Sum Decoding Scheme for NAND Flash
    Cui, Lanlan
    Liu, Xiaojian
    Wu, Fei
    Lu, Zhonghai
    Xie, Changsheng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (06) : 1971 - 1975
  • [37] Complexity-Reducing Algorithm for Serial Scheduled Min-Sum Decoding of LDPC Codes
    Uchikawa, Hironori
    Harada, Kohsuke
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (10) : 2411 - 2417
  • [38] A New Low-Resolution Min-Sum Decoder Based on Dynamic Clipping for LDPC Codes
    He, Huanyu
    Chu, Lei
    Qiu, Robert Caiming
    2019 IEEE/CIC INTERNATIONAL CONFERENCE ON COMMUNICATIONS IN CHINA (ICCC), 2019,
  • [39] Efficient fully-parallel LDPC decoder design with improved simplified min-sum algorithms
    Wang, Qi
    Shimizu, Kazunori
    Ikenaga, Takeshi
    Goto, Satoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (10): : 1964 - 1971
  • [40] Area and Latency Optimized High-Throughput Min-Sum Based LDPC Decoder Architectures
    Korb, Matthias
    Noll, Tobias G.
    2009 PROCEEDINGS OF ESSCIRC, 2009, : 409 - 412