A bit-serial approximate min-sum LDPC decoder and FPGA implementation

被引:0
|
作者
Darabiha, Ahmad [1 ]
Carusone, Anthony Chan [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, 100 Coll St, Toronto, ON M4X 1K9, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a bit-serial LDPC decoding scheme to reduce interconnect complexity in fully-parallel low-density parity-check decoders. Bit-serial decoding also facilitates efficient implementation of wordlength-programmable LDPC decoding which is essential for gear shift decoding. To simplify the implementation of bit-serial decoding we propose a new approximation to the check update function in the min-sum decoding algorithm. The new check update rule computes only the absolute minimum and applies a correction to outgoing messages if required.. We present a 650-Mbps bit-serial (480, 355) P-S-based LDPC decoder implemented on a single Altera Stratix EP1S80 FPGA device. To our knowledge, this is the fastest FPGA-based LDPC decoder reported in the literature.
引用
收藏
页码:149 / +
页数:2
相关论文
共 50 条
  • [21] An area efficient LDPC decoder using a reduced complexity min-sum algorithm
    Chandrasetty, Vikram Arkalgud
    Aziz, Syed Mahfuzul
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (02) : 141 - 148
  • [22] An Efficient Decoder Architecture for Nonbinary LDPC Codes With Extended Min-Sum Algorithm
    Lin, Chia-Lung
    Tu, Shu-Wen
    Chen, Chih-Lung
    Chang, Hsie-Chia
    Lee, Chen-Yi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (09) : 863 - 867
  • [23] Design of Turbo Decoder Based on Min-Sum Decoding Algorithm of LDPC Code
    Wang, Pengjun
    Yi, Fanglong
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 430 - 433
  • [24] Simplified 2-Dimensional Scaled Min-Sum Algorithm for LDPC Decoder
    Cho, Keol
    Lee, Wang-Heon
    Chung, Ki-Seok
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2017, 12 (03) : 1262 - 1270
  • [25] Neural Self-Corrected Min-Sum Decoder for NR LDPC Codes
    Kim, Taehyun
    Park, Joo Sung
    IEEE COMMUNICATIONS LETTERS, 2024, 28 (07) : 1504 - 1508
  • [26] An Efficient Check Node Operation Circuit for Min-Sum Based LDPC Decoder
    Cho, Keol
    Chung, Ki-Seok
    18TH IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE 2014), 2014,
  • [27] An area efficient and high throughput implementation of layered min-sum iterative construction a posteriori probability LDPC decoder
    Raza, Hasnain
    Zaidi, Syed Azhar Ali
    Rashid, Aamir
    Haider, Shafiq
    PLOS ONE, 2021, 16 (03):
  • [28] A 115 mW 1 Gbps Bit-Serial Layered LDPC Decoder for WiMAX
    Zhao, Xiongxin
    Peng, Xiao
    Chen, Zhixiang
    Zhou, Dajiang
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (12) : 2384 - 2391
  • [29] A Min-sum Algorithm Suitable for Hardware Implementation based on LDPC Codes
    Chen Ruiping
    Wang Zhongxun
    Yu Xinqiao
    ADVANCED MATERIALS AND INFORMATION TECHNOLOGY PROCESSING, PTS 1-3, 2011, 271-273 : 458 - 463
  • [30] Efficient Implementation of a Threshold Modified Min-Sum Algorithm for LDPC Decoders
    Liu, Yanfang
    Tang, Wei
    Mitchell, David G. M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (09) : 1599 - 1603