A 14-bit 130-MHZ cmos current-steering DAC with adjustable INL

被引:15
|
作者
Chen, T [1 ]
Geens, P [1 ]
Van der Plas, G [1 ]
Dehaene, W [1 ]
Gielen, G [1 ]
机构
[1] Katholieke Univ Leuven, ESAT, MICAS, B-3001 Heverlee, Belgium
关键词
D O I
10.1109/ESSCIR.2004.1356644
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 14-bit, 130-MHz CMOS current-steering DAC is presented. Different from traditional intrinsic-accuracy DACs, its INL can be improved by dynamic adjustment, which allows to reduce the chip area significantly. The layout has been carefully designed so that the signal lines of the current sources have the same length, thus good synchronization among the current sources can be achieved. The measured DNL and INL is 0.45 LSB and 0.7 LSB respectively. The SFDR is 82 dB at a 1 MHz signal frequency and 130 MHz sampling frequency. The DAC has been implemented in a standard IP5M 0.25-mum CMOS technology. The area of the current source block is 1 mm(2), and the whole core area is only 3.5 mm(2).
引用
收藏
页码:167 / 170
页数:4
相关论文
共 50 条
  • [1] A 14-bit current-steering DAC with current-mode deglitcher
    Pirkkalaniemi, J
    Waltari, M
    Kosunen, M
    Sumanen, L
    Halonen, K
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (01) : 33 - 45
  • [2] A 14-bit Current-Steering DAC with Current-Mode Deglitcher
    J. Pirkkalaniemi
    M. Waltari
    M. Kosunen
    L. Sumanen
    K. Halonen
    Analog Integrated Circuits and Signal Processing, 2003, 35 : 33 - 45
  • [3] A 14-bit 130-MSPS current-steering CMOS DAC with 2x FIR interpolation filter
    Yin, Yong-Sheng
    Gao, Ming-Lun
    Deng, Hong-Hui
    Liang, Shang-Quan
    Liu, Cong
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 703 - 706
  • [4] A 2 GS/s 14-bit current-steering DAC in 65 nm CMOS technology for wireless transmitter
    Chang, Luxun
    Ding, Kaijie
    Xu, Zhiwei
    Song, Chunyi
    Li, Jipeng
    Zou, Dingkai
    IEICE ELECTRONICS EXPRESS, 2018, 15 (13):
  • [5] A 14-bit 200-MHz current-steering DAC with switching-sequence post-adjustment calibration
    Chen, Tao
    Gielen, Georges G. E.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2386 - 2394
  • [6] A current-steering self-calibration 14-bit 100-MSPs DAC
    Dong, Qiu
    Sheng, Fang
    Ran, Li
    Xie Renzhong
    Ting, Yi
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (12)
  • [7] A current-steering self-calibration 14-bit 100-MSPs DAC附视频
    邱东
    方盛
    李冉
    谢任重
    易婷
    洪志良
    半导体学报, 2010, (12) : 129 - 133
  • [8] A 12-bit 250-MHz current-steering DAC
    Huang, CY
    Hou, TT
    Wang, HY
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 451 - 454
  • [9] Low-Cost 14-Bit Current-Steering DAC With a Randomized Thermometer-Coding Method
    Lee, Da-Huei
    Kuo, Tai-Haur
    Wen, Kow-Liang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (02) : 137 - 141
  • [10] A 12-bit 200-MHz CURRENT-STEERING DAC WITH CALIBRATION
    Xia, Fan
    Zhao, Yiqiang
    Zhao, Gongyuan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (04)