Circuit Solutions on ESD Protection Design for Mixed-Voltage I/O Buffers in Nanoscale CMOS

被引:0
|
作者
Ker, Ming-Dou [1 ]
Wang, Chang-Tzu [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
CLAMP CIRCUITS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatic discharge (ESD) protection for mixed-voltage I/O interfaces has been one of the major challenges of system-on-a-chip (SOC) implementation in nanoscale CMOS processes. Moreover, the gate leakage current across thin gate-oxide devices has serious degradation on circuit performance while circuits implementing in nanoscale CMOS processes. The on-chip ESD protection circuit for mixed-voltage I/O buffers should meet the gate-oxide reliability constraints and be designed with consideration of gate leakage current. This paper presents the effective ESD protection scheme with circuit solutions to protect the mixed-voltage I/O buffers in nanoscale CMOS processes against ESD stresses. The proposed ESD protection scheme and the specific ESD clamp circuits with low standby leakage current have been successfully verified in nanoscale CMOS processes. Effective on-chip ESD protection scheme should be early planed and started in the beginning phase of chip design in order to achieve good enough ESD robustness for IC products.
引用
收藏
页码:689 / 696
页数:8
相关论文
共 50 条
  • [11] ESD protection for mixed-voltage I/O using NMOS transistors stacked in a cascode configuration
    Anderson, WR
    Krakauer, DB
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS - 1998, 1998, : 54 - 62
  • [12] ESD protection for mixed-voltage I/O using NMOS transistors stacked in a cascode configuration
    Anderson, WR
    Krakauer, DB
    MICROELECTRONICS RELIABILITY, 1999, 39 (11) : 1521 - 1529
  • [13] ESD protection for mixed-voltage I/O using NMOS transistors stacked in a cascode configuration
    Anderson, WR
    Krakauer, DB
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 1998, : 54 - 62
  • [14] On-chip ESD protection design with substrate-triggered technique for mixed-voltage I/O circuits in subquarter-micrometer CMOS process
    Ker, MD
    Lin, KH
    Chuang, CH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (10) : 1628 - 1635
  • [15] ESD protection design for mixed-voltage-tolerant I/O buffers with substrate-triggered technique
    Ker, MD
    Hsu, HC
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 219 - 222
  • [16] Overview on electrostatic discharge protection designs for mixed-voltage I/O interfaces: Design concept and circuit implementations
    Ker, MD
    Lin, KH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (02) : 235 - 246
  • [17] Design Optimization of Stacked-NMOS ESD Protection for Mixed-Voltage Application
    Hwang, Kyongjin
    Yang, Ting
    Zeng, Jie
    Ajay
    Zhang, Guowei
    Chen, Tupei
    2024 IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS, IPFA 2024, 2024,
  • [18] Layout optimization on low-voltage-triggered PNP devices for ESD protection in mixed-voltage I/O interfaces
    Chang, WJ
    Ker, MD
    IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2004, : 213 - 216
  • [19] Overview on ESD protection design for mixed-voltage I/O interfaces with high-voltage-tolerant power-rail ESD clamp circuits in low-voltage thin-oxide CMOS technology
    Ker, Ming-Dou
    Chang, Wei-Jen
    MICROELECTRONICS RELIABILITY, 2007, 47 (01) : 27 - 35
  • [20] Design of mixed-voltage crystal oscillator circuit in low-voltage CMOS technology
    Ker, Ming-Dou
    Liao, Hung-Tai
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1121 - 1124