Circuit Solutions on ESD Protection Design for Mixed-Voltage I/O Buffers in Nanoscale CMOS

被引:0
|
作者
Ker, Ming-Dou [1 ]
Wang, Chang-Tzu [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
CLAMP CIRCUITS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatic discharge (ESD) protection for mixed-voltage I/O interfaces has been one of the major challenges of system-on-a-chip (SOC) implementation in nanoscale CMOS processes. Moreover, the gate leakage current across thin gate-oxide devices has serious degradation on circuit performance while circuits implementing in nanoscale CMOS processes. The on-chip ESD protection circuit for mixed-voltage I/O buffers should meet the gate-oxide reliability constraints and be designed with consideration of gate leakage current. This paper presents the effective ESD protection scheme with circuit solutions to protect the mixed-voltage I/O buffers in nanoscale CMOS processes against ESD stresses. The proposed ESD protection scheme and the specific ESD clamp circuits with low standby leakage current have been successfully verified in nanoscale CMOS processes. Effective on-chip ESD protection scheme should be early planed and started in the beginning phase of chip design in order to achieve good enough ESD robustness for IC products.
引用
收藏
页码:689 / 696
页数:8
相关论文
共 50 条
  • [21] 0.9 V to 5 V Bidirectional Mixed-Voltage I/O Buffer With an ESD Protection Output Stage
    Wang, Chua-Chin
    Kuo, Ron-Chi
    Liu, Jen-Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (08) : 612 - 616
  • [22] Optimum design for a two-stage CMOS I/O ESD protection circuit
    Li, T
    Bendix, P
    Suh, D
    Huh, YJ
    Rosenbaum, E
    Kapoor, A
    Kang, SM
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A113 - A116
  • [23] Study of gated pnp as an ESD protection device for mixed-voltage and hot-pluggable circuit applications
    Tong, M
    Gauthier, R
    Gross, V
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 1996, 1996, : 280 - 284
  • [24] Whole-chip ESD protection strategy for CMOS IC's with multiple mixed-voltage power pins
    Industrial Technology Research Inst, , Hsinchu, Taiwan
    Int Symp VLSI Technol Syst Appl Proc, (298-301):
  • [25] Secondary protection scheme for CMOS I/O buffers and core circuits and their ESD sensitivity
    Lee, MMO
    PROCEEDINGS OF THE 1997 6TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 1997, : 109 - 114
  • [26] Novel mixed-voltage I/O buffer with thin-oxide CMOS transistors
    俞波
    王源
    贾嵩
    张钢刚
    半导体学报, 2009, (07) : 81 - 83
  • [27] Novel mixed-voltage I/O buffer with thin-oxide CMOS transistors
    Yu Bo
    Wang Yuan
    Jia Song
    Zhang Ganggang
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [28] Low-voltage-triggered PNP devices for ESD protection design in mixed-voltage I/O interface with over-VDD and under-VSS signal levels
    Ker, MD
    Chang, WJ
    Lo, WY
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 433 - 438
  • [29] ESD protection design for I/O libraries in advanced CMOS technologies
    Semenov, Oleg
    Somov, Sergei
    SOLID-STATE ELECTRONICS, 2008, 52 (08) : 1127 - 1139
  • [30] Design of High-Voltage-Tolerant ESD Protection Circuit in Low-Voltage CMOS Processes
    Ker, Ming-Dou
    Wang, Chang-Tzu
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2009, 9 (01) : 49 - 58