共 50 条
- [31] A Novel Mixed-Voltage I/O Buffer With Low-Voltage Thin-Oxide CMOS Transistors 2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
- [32] Design on new tracking circuit of I/O buffer in 0.13-μm cell library for mixed-voltage application 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2213 - 2216
- [35] Design on mixed-voltage I/O buffer with blocking NMOS and dynamic gate-controlled circuit for high-voltage-tolerant applications 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1859 - 1862
- [36] Circuit and process design considerations for ESD protection in advanced CMOS process Microelectronics Reliability, 1997, 37 (07): : 1087 - 1103
- [37] Circuit and process design considerations for ESD protection in advanced CMOS processes MICROELECTRONICS AND RELIABILITY, 1997, 37 (07): : 1087 - 1103
- [38] Design of 2.5V/5V mixed-voltage CMOS I/O buffer with only thin oxide device and dynamic N-well bias circuit PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 97 - 100
- [39] ESD Protection Design for High-Speed Circuits in Nanoscale CMOS Process 2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,