Circuit Solutions on ESD Protection Design for Mixed-Voltage I/O Buffers in Nanoscale CMOS

被引:0
|
作者
Ker, Ming-Dou [1 ]
Wang, Chang-Tzu [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
CLAMP CIRCUITS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatic discharge (ESD) protection for mixed-voltage I/O interfaces has been one of the major challenges of system-on-a-chip (SOC) implementation in nanoscale CMOS processes. Moreover, the gate leakage current across thin gate-oxide devices has serious degradation on circuit performance while circuits implementing in nanoscale CMOS processes. The on-chip ESD protection circuit for mixed-voltage I/O buffers should meet the gate-oxide reliability constraints and be designed with consideration of gate leakage current. This paper presents the effective ESD protection scheme with circuit solutions to protect the mixed-voltage I/O buffers in nanoscale CMOS processes against ESD stresses. The proposed ESD protection scheme and the specific ESD clamp circuits with low standby leakage current have been successfully verified in nanoscale CMOS processes. Effective on-chip ESD protection scheme should be early planed and started in the beginning phase of chip design in order to achieve good enough ESD robustness for IC products.
引用
收藏
页码:689 / 696
页数:8
相关论文
共 50 条
  • [31] A Novel Mixed-Voltage I/O Buffer With Low-Voltage Thin-Oxide CMOS Transistors
    Guo, Haibing
    Wang, Yuan
    Jia, Song
    Zhang, Ganggang
    Zhang, Xing
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [32] Design on new tracking circuit of I/O buffer in 0.13-μm cell library for mixed-voltage application
    Chen, Zi-Ping
    Chuang, Che-Hao
    Ker, Ming-Dou
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2213 - 2216
  • [33] ESD protection design for I/O cells with embedded SCR structure as power-rail ESD clamp device in nanoscale CMOS technology
    Ker, MD
    Lin, KH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (11) : 2329 - 2338
  • [34] Design of mixed-voltage I/O buffer by using NMOS-blocking technique
    Ker, Ming-Dou
    Chen, Shih-Lun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) : 2324 - 2333
  • [35] Design on mixed-voltage I/O buffer with blocking NMOS and dynamic gate-controlled circuit for high-voltage-tolerant applications
    Ker, MD
    Chen, SL
    Tsai, CS
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1859 - 1862
  • [36] Circuit and process design considerations for ESD protection in advanced CMOS process
    Anderson, Warren R.
    Microelectronics Reliability, 1997, 37 (07): : 1087 - 1103
  • [37] Circuit and process design considerations for ESD protection in advanced CMOS processes
    Anderson, WR
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (07): : 1087 - 1103
  • [38] Design of 2.5V/5V mixed-voltage CMOS I/O buffer with only thin oxide device and dynamic N-well bias circuit
    Ker, MD
    Tsai, CS
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 97 - 100
  • [39] ESD Protection Design for High-Speed Circuits in Nanoscale CMOS Process
    Lin, Chun-Yu
    Chang, Rong-Kun
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [40] ESD protection design of low-voltage-triggered p-n-p devices and their failure modes in mixed-voltage I/O interfaces with signal levels higher than VDD and lower than VSS
    Ker, MD
    Chang, WJ
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) : 602 - 612