A shallow trench isolation for sub-0.13μm CMOS technologies

被引:19
|
作者
Nandakumar, M [1 ]
Sridhar, S [1 ]
Nag, S [1 ]
Mei, P [1 ]
Rogers, D [1 ]
Hanratty, M [1 ]
Amarasekera, A [1 ]
Chen, IC [1 ]
机构
[1] Texas Instruments Inc, Semicond Proc & Device Ctr, Dallas, TX 75265 USA
关键词
D O I
10.1109/IEDM.1997.650469
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a shallow trench isolation (STI) for sub-0.13 mu m CMOS technologies is described in this paper. The areas addressed and key results of the STI are as follows. (a) A deep UV lithography with a surface imaging resist can define trench openings down to 0.12 mu m with good linearity. (b) A new high density plasma (HDP) CVD oxide process is able to fill 0.16 mu m wide and 0.5 mu m deep trenches without voids and to maintain good junction leakage and charge to breakdown (Q(bd)). (c) Optimized Nwell/Pwell implant doses and well and channel stop (CS) implant energies are described using both experimental data and tuned device simulations. Interwell (N+-to-Nwell and P+-to-Pwell) isolation of 0.15 mu m or N+-to-P+ spacing of 0.3 mu m, and intrawell (N+-to-N+ and P+-to-P+) isolation of 0.12 mu m have been achieved. Latch-up is shown to correlate well with alpha(NPN) + alpha(PNP), the sum of the common base current gains of the parasitic NPN and PNP transistors. Good latch-up (holding voltage > 1.5V) has been achieved using 0.51 mu m deep trench with optimized CS and well implant conditions.
引用
收藏
页码:657 / 660
页数:4
相关论文
共 50 条
  • [31] A robust 0.15 mu m CMOS technology with CoSi2 salicide and shallow trench isolation
    Kawaguchi, H
    Abiko, H
    Inoue, K
    Saito, Y
    Yamamoto, T
    Hayashi, Y
    Masuoka, S
    Ono, A
    Tamura, T
    Tokunaga, K
    Yamada, Y
    Yoshida, K
    Sakai, I
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 125 - 126
  • [32] Manufacturing optimization of shallow trench isolation for advanced CMOS logic technology
    Speranza, T
    Wu, YT
    Fisch, E
    Slinkman, J
    Wong, J
    Beyer, K
    2001 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2001, : 59 - 63
  • [33] Effect of shallow trench isolation induced stress on CMOS transistor mismatch
    Tan, PBY
    Kordesch, AV
    Sidek, O
    2004 IEEE International Conference on Semiconductor Electronics, Proceedings, 2004, : 189 - 192
  • [34] Improvement of electrical properties in sub-0.1 μm MOSFETs with a novel shallow trench isolation structure
    Eom, GY
    Oh, HS
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2003, 43 (01) : 102 - 104
  • [35] SHALLOW JUNCTIONS, SILICIDE REQUIREMENTS AND PROCESS TECHNOLOGIES FOR SUB 0.5-MU-M CMOS
    DAVARI, B
    MICROELECTRONIC ENGINEERING, 1992, 19 (1-4) : 649 - 656
  • [36] The challenges of sub-20nm shallow trench isolation etching
    Zhou, Hui
    Ji, Xiaosong
    Srinivasan, Sunil
    He, Jim
    Hua, Xuefeng
    Agarwal, Ankur
    Rauf, Shahid
    Todorow, Valentin N.
    Choi, Jinhan
    Khan, Anisul
    SOLID STATE TECHNOLOGY, 2013, 56 (04) : 14 - 18
  • [37] A novel 0.25 mu m shallow trench isolation technology
    Chen, C
    Chou, JW
    Lur, W
    Sun, SW
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 837 - 840
  • [38] Strained CMOS devices with shallow-trench-isolation stress buffer layers
    Li, Yiming
    Chen, Hung-Ming
    Yu, Shao-Ming
    Hwang, Jiunn-Ren
    Yang, Fu-Liang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (04) : 1085 - 1089
  • [39] CMOS shallow-trench-isolation to 50-nm channel widths
    Vandervoorn, P
    Gan, D
    Krusius, JP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (06) : 1175 - 1182
  • [40] Shallow Trench Isolation Stress Effect on CMOS Transistors with Different Channel Orientations
    Tan, Chiew Ching
    Tan, Philip Beow Yew
    2016 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE) PROCEEDINGS, 2016, : 228 - 231