A shallow trench isolation for sub-0.13μm CMOS technologies

被引:19
|
作者
Nandakumar, M [1 ]
Sridhar, S [1 ]
Nag, S [1 ]
Mei, P [1 ]
Rogers, D [1 ]
Hanratty, M [1 ]
Amarasekera, A [1 ]
Chen, IC [1 ]
机构
[1] Texas Instruments Inc, Semicond Proc & Device Ctr, Dallas, TX 75265 USA
关键词
D O I
10.1109/IEDM.1997.650469
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a shallow trench isolation (STI) for sub-0.13 mu m CMOS technologies is described in this paper. The areas addressed and key results of the STI are as follows. (a) A deep UV lithography with a surface imaging resist can define trench openings down to 0.12 mu m with good linearity. (b) A new high density plasma (HDP) CVD oxide process is able to fill 0.16 mu m wide and 0.5 mu m deep trenches without voids and to maintain good junction leakage and charge to breakdown (Q(bd)). (c) Optimized Nwell/Pwell implant doses and well and channel stop (CS) implant energies are described using both experimental data and tuned device simulations. Interwell (N+-to-Nwell and P+-to-Pwell) isolation of 0.15 mu m or N+-to-P+ spacing of 0.3 mu m, and intrawell (N+-to-N+ and P+-to-P+) isolation of 0.12 mu m have been achieved. Latch-up is shown to correlate well with alpha(NPN) + alpha(PNP), the sum of the common base current gains of the parasitic NPN and PNP transistors. Good latch-up (holding voltage > 1.5V) has been achieved using 0.51 mu m deep trench with optimized CS and well implant conditions.
引用
收藏
页码:657 / 660
页数:4
相关论文
共 50 条
  • [21] A shallow trench isolation using LOCOS edge for preventing corner effects for 0.25/0.18 mu m CMOS technologies and beyond
    Chatterjee, A
    Rogers, D
    McKee, J
    Ali, I
    Nag, S
    Chen, IC
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 829 - 832
  • [22] Comparative evaluation of gap-fill dielectrics in Shallow Trench Isolation for sub-O.25 mu m technologies
    Nag, S
    Chatterjee, A
    Taylor, K
    Ali, I
    OBrien, S
    Aur, S
    Luttmer, JD
    Chen, IC
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 841 - 844
  • [23] Direct temperature measurement for VLSI circuits and 3-D modeling of self-heating in sub-0.13 μm SOI technologies
    Joshi, RV
    Kang, SS
    Zamdmar, N
    Mocuta, A
    Chuang, CT
    Pascual-Gutiérrez, JA
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 697 - 702
  • [24] Low resistance copper interconnects with MOCVD TiN(Si) barrier for sub-0.13μm applications
    de Felipe, TS
    Ganesan, D
    Alers, G
    Klawuhn, E
    Vijayendran, A
    Danek, M
    Pfeifer, K
    ADVANCED METALLIZATION CONFERENCE 2001 (AMC 2001), 2001, : 549 - 554
  • [25] A conditional keeper technique for sub-0.13μ wide dynamic gates
    Alvandpour, A
    Krishnamurthy, R
    Soumyanath, K
    Borkar, S
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 29 - 30
  • [26] Challenges in hardening technologies using shallow-trench isolation
    Shaneyfelt, MR
    Dodd, PE
    Draper, BL
    Flores, RS
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1998, 45 (06) : 2584 - 2592
  • [27] Challenges in hardening technologies using shallow-trench isolation
    Sandia Natl Lab, Albuquerque, United States
    IEEE Trans Nucl Sci, 6 pt 1 (2584-2592):
  • [28] Enhanced radiation-induced narrow channel effects in 0.13-μm PDSOI nMOSFETs with shallow trench isolation
    张梦映
    胡志远
    毕大炜
    戴丽华
    张正选
    Chinese Physics B, 2018, 27 (02) : 623 - 628
  • [29] Enhanced radiation-induced narrow channel effects in 0.13-μm PDSOI nMOSFETs with shallow trench isolation
    Zhang, Meng-Ying
    Hu, Zhi-Yuan
    Bi, Da-Wei
    Dai, Li-Hua
    Zhang, Zheng-Xuan
    CHINESE PHYSICS B, 2018, 27 (02)
  • [30] A SUB-MICRON CMOS PROCESS EMPLOYING TRENCH ISOLATION
    ROBERTS, MC
    BOLBOT, PH
    FOSTER, DJ
    JOURNAL DE PHYSIQUE, 1988, 49 (C-4): : 533 - 536