Modeling Random Clock Jitter Effect of High-Speed Current-Steering NRZ and RZ DAC

被引:9
|
作者
Kim, Seonggeon [1 ]
Lee, Kang-Yoon [2 ]
Lee, Minjae [1 ]
机构
[1] Gwangju Inst Sci & Technol, Sch Elect Engn & Comp Sci, Gwangju 123, South Korea
[2] Sungkyunkwan Univ, Coll Informat & Commun Engn, Suwon 440746, South Korea
基金
新加坡国家研究基金会;
关键词
Digital-to-analog converter (DAC); currentsteering (CS); return-to-zero (RZ); signal-to-noise ratio (SNR); random clock jitter; low-pass filter (LPF); high-pass filter (HPF); TO-ANALOG CONVERTERS; TIMING JITTER;
D O I
10.1109/TCSI.2018.2821198
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, signal-to-noise ratio (SNR) degradation from random clock jitter in a current-steering digitalto- analog converter (CS-DAC) is analyzed based on a timing-to-amplitude error conversion method. A closed-form equation is derived to predict SNR for white noise clock jitter (WN-J) and low-pass filtered clock jitter (LPF-J) in nonreturn- to-zero (NRZ) and return-to-zero (RZ) DAC. Especially for the clock source with LPF-J, our equation predicts that the return-to-zero (RZ) DAC SNR is better than what the conventional analysis foresees due to the high-pass filter function derived in our analysis. Our analysis completely captures both WN-J and LPF-J in NRZ and RZ DAC, and is verified in both MATLAB simulation and measurement with the difference of less than 2 dB.
引用
收藏
页码:2832 / 2841
页数:10
相关论文
共 50 条
  • [41] A 12-Bit 500-MS/s Current Steering CMOS DAC for High-Speed PLC Modems
    Kwon, Chan-Keun
    Moon, Junil
    Kim, Soo-Won
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (10)
  • [42] A Compact Dynamic-Performance-Improved Current-Steering DAC With Random Rotation-Based Binary-Weighted Selection
    Lin, Wei-Te
    Kuo, Tai-Haur
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (02) : 444 - 453
  • [43] Low-power approaches to high-speed current-steering digital-to-analog converters in 0.18-μm CMOS
    Mercer, Douglas A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) : 1688 - 1698
  • [44] Redundancy-bandwidth scalable techniques for signal-independent element transition rates in high-speed current-steering DACs
    Lai, Longqiang
    Li, Xueqing
    Yang, Huazhong
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (05) : 1006 - 1027
  • [45] Modeling and Mitigating Output-Dependent Modulation in Current-Steering DAC Based on Differential-Quad Switching Scheme
    Sun, Yingchao
    Zhang, Zhenwei
    Shan, Yi
    Lang, Lili
    Dong, Yemin
    ELECTRONICS, 2024, 13 (10)
  • [46] Influence of Clock Structure on EMI Level and Audio Clock Jitter During High-speed Serial Transmission
    Ikushima, Tsuyoshi
    Niiho, Tsutomu
    Shibata, Osamu
    Kato, Syuji
    Usuki, Naoshi
    2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2013, : 502 - 505
  • [47] A survey of high-speed high-resolution current steering DACs
    Xing Li
    Lei Zhou
    Journal of Semiconductors, 2020, 41 (11) : 44 - 54
  • [48] A survey of high-speed high-resolution current steering DACs
    Li, Xing
    Zhou, Lei
    JOURNAL OF SEMICONDUCTORS, 2020, 41 (11)
  • [49] 10-Bit 200-MS/s Current-Steering DAC Using Data-Dependant Current-Cell Clock-Gating
    Yang, Byung-Do
    Seo, Bo-Seok
    ETRI JOURNAL, 2013, 35 (01) : 158 - 161
  • [50] A high-speed low-voltage phase detector for clock recovery from NRZ data
    Centurelli, F
    Pozzoni, M
    Scotti, G
    Trifiletti, E
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 297 - 300