Low-power approaches to high-speed current-steering digital-to-analog converters in 0.18-μm CMOS

被引:56
|
作者
Mercer, Douglas A. [1 ]
机构
[1] Analog Devices Inc, Wilmington, MA 01887 USA
关键词
calibration; CMOS; digital-to-analog converter (DAC); high linearity; high speed; low power; self-calibration;
D O I
10.1109/JSSC.2007.900279
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper will discuss a number of circuit approaches which lower the power consumed by a current steering digital-to-analog converter while maintaining both DC and AC performance levels. An example design provides 14-bit resolution and 200 MSPS conversion rate in a one-poly four-metal (1P4M) 0.18-mu m CMOS process. The inclusion of optional 3.3-V compatible devices allows operation over a supply range from 1.7 to 3.6 V. A power dissipation/conversion rate figure of merit of as low as 0.17 mW/MSPS was achieved for 1.8-V operation and as low as 0.28 mW/MSPS at 3.3 V. A measured single-tone SFDR of 70 dB is achieved at a 50-MHz output frequency, with a two-tone IMD of -75 dBc at 71 MHz output.
引用
收藏
页码:1688 / 1698
页数:11
相关论文
共 50 条
  • [1] A High-Speed Swing Reduced Driver Suitable for Current-Steering Digital-to-Analog Converters
    Myderrizi, Indrit
    Zeki, Ali
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 635 - +
  • [2] A high-speed, current-steering digital-to-analog converter in 0.6-um CMOS
    Hassanzadeh, MR
    Talebzadeh, J
    Shoaei, M
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 9 - 12
  • [3] Static Digital Pre-Distortion Method for High-Speed Current-Steering Digital-to-Analog Converters
    Valet, Patrick
    Schwingshackl, David
    Gaier, Ulrich
    Tonello, Andrea M.
    29TH AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP), 2021, : 1 - 4
  • [4] Architectural trends in current-steering digital-to-analog converters
    S. Balasubramanian
    W. Khalil
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 55 - 67
  • [5] Analysis of energy consumption bounds in CMOS current-steering digital-to-analog converters
    Oscar Morales Chacón
    J. Jacob Wikner
    Christer Svensson
    Liter Siek
    Atila Alvandpour
    Analog Integrated Circuits and Signal Processing, 2022, 111 : 339 - 351
  • [6] Architectural trends in current-steering digital-to-analog converters
    Balasubramanian, S.
    Khalil, W.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (01) : 55 - 67
  • [7] A statistical methodology for the design of high-performance CMOS current-steering digital-to-analog converters
    Crippa, P
    Turchetti, C
    Conti, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (04) : 377 - 394
  • [8] A Low Power 6-bit Current-steering DAC in 0.18-μm CMOS Process
    Chakir, Mostafa
    Akhamal, Hicham
    Qjidaa, Hassan
    2015 INTELLIGENT SYSTEMS AND COMPUTER VISION (ISCV), 2015,
  • [9] A high-speed and low-power voltage controlled oscillator in 0.18-μm CMOS process
    Oskooei, Mostafa Savadi
    Afzali-Kusha, Ali
    Atarodi, S. M.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 933 - +
  • [10] A High-Speed and Low-power Up/down Counter in 0.18-μm CMOS Technology
    Zhang, Tangbiao
    Hu, QingSheng
    2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2012), 2012,