Low-Power and High-SFDR Direct Digital Frequency Synthesizer Based on Hybrid CORDIC Algorithm

被引:0
|
作者
Sung, Tze-Yun [1 ]
Ko, Lyu-Ting [1 ]
Hsin, Hsi-Chin [2 ]
机构
[1] Chung Hua Univ, Dept Microelect Engn, Hsinchu 30012, Taiwan
[2] Natl United Univ, Dept Comp Sci & Informat Engn, Miaoli 36003, Taiwan
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the architecture and VLSI (very large scale integration) implementation of a direct digital frequency synthesizer (DDFS) based on a hybrid CORDIC (COordinate Rotation Digital Computer) algorithm. It is shown that the architecture can be implemented as a multiplier-less, small ROM (4 x 16 -bit) and pipelined data path. A SoC (system on chip) has been designed with 0/18 mu m 1P6M CMOS, and emulated on Xilinx FPGA (field programmable gate array). The proposed technique uses hybrid CORDIC algorithm of sine and cosine functions to achieve more than 84.4-dB(c) spurious free dynamic range (SFDR). The performances of novel DDFS based on hybrid CORDIC algorithm compares favorably with digital circuit design, power consumption and SFDR.
引用
收藏
页码:249 / +
页数:3
相关论文
共 50 条
  • [41] SINE/COS GENERATOR FOR DIRECT DIGITAL FREQUENCY SYNTHESIZER USING PIPELINED CORDIC PROCESSOR
    Saravanan, P.
    Ramasamy, S.
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [42] A low-power CMOS frequency synthesizer for GPS receivers
    于云丰
    乐建连
    肖时茂
    庄海孝
    马成炎
    叶甜春
    半导体学报, 2010, (06) : 139 - 143
  • [43] A Low-Complexity Direct Digital Frequency Synthesizer
    Lai Lin-hui
    Li Xiao-jin
    Lai Zong-sheng
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1645 - 1648
  • [44] Optimisation of direct digital frequency synthesisers based on CORDIC
    Cardells-Tormo, F
    Valls-Coquillat, J
    ELECTRONICS LETTERS, 2001, 37 (21) : 1278 - 1280
  • [45] A 380 MHz direct digital synthesizer/mixer with hybrid CORDIC architecture in 0.25 μm CMOS
    De Caro, Davide
    Petra, Nicola
    Maria Strollo, Antonio Giuseppe
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) : 151 - 160
  • [46] A Low-Power Wide-Band Digital Frequency Synthesizer for Cognitive Radio Sensor Units
    Xu, Liangge
    Stadius, Kari
    Ryynanen, Jussi
    2009 PROCEEDINGS OF ESSCIRC, 2009, : 185 - 188
  • [47] A Low-power Cordic and CSD based DCT Architecture
    Tao, Yi
    Yang, Wu
    Li, Yujing
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON ADVANCED DESIGN AND MANUFACTURING ENGINEERING, 2015, 39 : 1844 - 1847
  • [48] LOW-POWER 1 GHZ FREQUENCY-SYNTHESIZER LSIS
    AKAZAWA, Y
    KIKUCHI, H
    IWATA, A
    MATSUURA, T
    TAKAHASHI, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (01) : 115 - 121
  • [49] A low-power X-band frequency synthesizer module
    Nakagawa, T
    Okazaki, H
    Yamaguchi, Y
    1997 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS I-III: HIGH FREQUENCIES IN HIGH PLACES, 1997, : 1209 - 1212
  • [50] High speed digital hybrid PLL frequency synthesizer
    Lee, Hun Hee
    Park, Won Hwi
    Ryu, Heung-Gyoon
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 3309 - 3312