Low-Power and High-SFDR Direct Digital Frequency Synthesizer Based on Hybrid CORDIC Algorithm

被引:0
|
作者
Sung, Tze-Yun [1 ]
Ko, Lyu-Ting [1 ]
Hsin, Hsi-Chin [2 ]
机构
[1] Chung Hua Univ, Dept Microelect Engn, Hsinchu 30012, Taiwan
[2] Natl United Univ, Dept Comp Sci & Informat Engn, Miaoli 36003, Taiwan
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the architecture and VLSI (very large scale integration) implementation of a direct digital frequency synthesizer (DDFS) based on a hybrid CORDIC (COordinate Rotation Digital Computer) algorithm. It is shown that the architecture can be implemented as a multiplier-less, small ROM (4 x 16 -bit) and pipelined data path. A SoC (system on chip) has been designed with 0/18 mu m 1P6M CMOS, and emulated on Xilinx FPGA (field programmable gate array). The proposed technique uses hybrid CORDIC algorithm of sine and cosine functions to achieve more than 84.4-dB(c) spurious free dynamic range (SFDR). The performances of novel DDFS based on hybrid CORDIC algorithm compares favorably with digital circuit design, power consumption and SFDR.
引用
收藏
页码:249 / +
页数:3
相关论文
共 50 条
  • [31] An Improved Direct Digital Synthesizer Using Hybrid Wave Pipelining and CORDIC algorithm for Software Defined Radio
    Madheswaran, M.
    Menakadevi, T.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (03) : 1219 - 1238
  • [32] Implementation of Low Power Compressed ROM for Direct Digital Frequency Synthesizer
    Alkurwy, Salah Hasan
    Ali, Sawal Hamid Md
    Islam, Md. Shabiul
    2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 309 - 312
  • [33] A high speed direct digital frequency synthesizer using a low power pipelined parallel accumulator
    Yang, BD
    Kim, LS
    Yu, HK
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 373 - 376
  • [34] An analysis of the CORDIC algorithm for direct digital frequency synthesis
    Kang, CY
    Swartzlander, EE
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2002, : 111 - 119
  • [35] Design of low-power ROM-less direct digital frequency synthesizer using nonlinear digital-to-analog converter
    Mortezapour, S
    Lee, EKF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (10) : 1350 - 1359
  • [36] CORDIC-based direct digital frequency synthesizer: Comparison with a ROM-based architecture in FPGA implementation
    Park, M
    Kim, K
    Lee, JA
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (06) : 1282 - 1285
  • [37] A low power memoryless ROM design architecture for a direct digital frequency synthesizer
    Alkurwy, Salah
    Ali, Sawal
    Islam, Shabiul
    Idros, Faizul
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (05) : 4023 - 4032
  • [38] Low-power direct digital frequency synthesis for wireless communications
    Bellaouar, A
    O'brecht, MS
    Fahim, AM
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) : 385 - 390
  • [39] A low-power and high-quality Cordic based Loeffler DCT
    Sun, Chi-Chia
    Heyne, Benjamin
    Ruan, Shanq-Jang
    Goetze, Juergen
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 93 - +
  • [40] A low-power CMOS frequency synthesizer for GPS receivers
    Yu Yunfeng
    Yue Jianlian
    Xiao Shimao
    Zhuang Haixiao
    Ma Chengyan
    Ye Tianchun
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (06)