A high speed direct digital frequency synthesizer using a low power pipelined parallel accumulator

被引:0
|
作者
Yang, BD [1 ]
Kim, LS [1 ]
Yu, HK [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept EECS, Taejon 305701, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new high speed direct digital frequency synthesizer (DDFS) using a low power pipelined parallel accumulator (PPA) is proposed. The PPA uses both pipelining and paralleling techniques to increase speed and to reduce power consumption. The PPA attains benefits of the pipelined accumulator and the parallel accumulator. The 2-pipelined 2-parallel PPA only consumes 66% and 69% power of the 4-pipelined accumulator and the 4-parallel accumulator respectively with the same throughput. The PPA can achieve higher throughput with smaller area and less power consumption in lower clock frequency. All circuit simulations and implementations are based on a 0.35um CMOS technology with VCC = 3.3V.
引用
收藏
页码:373 / 376
页数:4
相关论文
共 50 条
  • [1] A High Speed Low-Power Accumulator for Direct Digital Frequency Synthesizer
    Kim, Yong Sin
    Kang, Sung-Mo
    2006 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-5, 2006, : 502 - 505
  • [2] A low power ROM-less direct digital frequency synthesizer with preset value pipelined accumulator
    Chen, J
    Luo, R
    Yang, HZ
    Wang, H
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 377 - 380
  • [3] New Phase Accumulator for Direct Digital Frequency Synthesizer
    Polikarovskykh, Oleksiy
    Kovtun, Lydmila
    Karpova, Lesya
    Gula, Igor
    2018 INTERNATIONAL SCIENTIFIC-PRACTICAL CONFERENCE: PROBLEMS OF INFOCOMMUNICATIONS SCIENCE AND TECHNOLOGY (PIC S&T), 2018, : 51 - 54
  • [4] Low-power direct digital frequency synthesizer
    Curticapean, F
    Niittylahti, J
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 822 - 825
  • [5] High Speed Direct Digital Frequency Synthesizer with Pipelining Phase Accumulator Based on Brent-Kung Adder
    Ibrahim, Salah Hasan
    Ali, Sawal Hamid Md
    Islam, Md Shabiul
    2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 552 - 555
  • [6] Design and Analysis of Low Power and High SFDR Direct Digital Frequency Synthesizer
    Choi, Ji-Min
    Yoon, Dong-Hyun
    Jung, Dong-Kyu
    Seong, Kiho
    Han, Jae-Soub
    Lee, Woojoo
    Baek, Kwang-Hyun
    IEEE ACCESS, 2020, 8 : 67581 - 67590
  • [7] Split accumulator with phase modulation for high speed low power direct digital synthesizers
    Merlo, E
    Baek, KH
    Choe, MJ
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 97 - 101
  • [8] High-speed low-power small-area accumulator designs for direct digital frequency synthesizers
    Merlo, E
    Baek, KH
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (05) : 1373 - 1378
  • [9] Design of a High-Frequency Very Low-Power Direct Digital Frequency Synthesizer
    Hasannezhad, Mojtaba
    Jannesari, Abumoslem
    Lotfizad, Mojtaba
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (08)
  • [10] Digital Circuit Design for a High-Speed Direct Digital Frequency Synthesizer
    Yu, Jinshan
    Zhang, Ruitao
    Li, YuJing
    Fu, Dongbing
    Li, RuZhang
    Yao, Yafeng
    Li, Tun
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 162 - +