A high speed direct digital frequency synthesizer using a low power pipelined parallel accumulator

被引:0
|
作者
Yang, BD [1 ]
Kim, LS [1 ]
Yu, HK [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept EECS, Taejon 305701, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new high speed direct digital frequency synthesizer (DDFS) using a low power pipelined parallel accumulator (PPA) is proposed. The PPA uses both pipelining and paralleling techniques to increase speed and to reduce power consumption. The PPA attains benefits of the pipelined accumulator and the parallel accumulator. The 2-pipelined 2-parallel PPA only consumes 66% and 69% power of the 4-pipelined accumulator and the 4-parallel accumulator respectively with the same throughput. The PPA can achieve higher throughput with smaller area and less power consumption in lower clock frequency. All circuit simulations and implementations are based on a 0.35um CMOS technology with VCC = 3.3V.
引用
收藏
页码:373 / 376
页数:4
相关论文
共 50 条
  • [21] A High Speed Low Power Pipelined SAR Analog to Digital Converter
    Kuo, Ko-Chi
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [22] A low power memoryless ROM design architecture for a direct digital frequency synthesizer
    Alkurwy, Salah
    Ali, Sawal
    Islam, Shabiul
    Idros, Faizul
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (05) : 4023 - 4032
  • [23] A pipelined digital frequency synthesizer based on feedback
    Palomaki, KI
    Niittylahti, J
    Lehtinen, V
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 814 - 817
  • [24] A low-power direct digital frequency synthesizer architecture for wireless communications
    Bellaouar, A
    Obrecht, M
    Fahim, A
    Elmasry, MI
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 593 - 596
  • [25] Low-power direct digital frequency synthesizer architecture for wireless communications
    Bellaouar, A.
    Obrecht, M.
    Fahim, A.
    Elmasry, M.I.
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 593 - 596
  • [26] Implementation of a high speed frequency synthesizer employing a dual input phase accumulator
    Efstathiou, K
    Papadopoulos, G
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2000, 87 (01) : 43 - 56
  • [27] A direct digital frequency synthesizer with high-speed current-steering DAC
    Yu Jinshan
    Fu Dongbing
    Li Ruzhang
    Yao Yafeng
    Yan Gang
    Liu Jun
    Zhang Ruitao
    Yu Zhou
    Li Tun
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (10)
  • [28] A direct digital frequency synthesizer with high-speed current-steering DAC
    余金山
    付东兵
    李儒章
    姚亚峰
    严刚
    刘军
    张瑞涛
    俞宙
    李暾
    半导体学报, 2009, 30 (10) : 86 - 93
  • [29] A high speed direct digital frequency synthesizer based on multi-channel structure
    袁凌
    张强
    石寅
    Journal of Semiconductors, 2015, (06) : 135 - 139
  • [30] A high speed direct digital frequency synthesizer based on multi-channel structure
    Ling, Yuan
    Qiang, Zhang
    Yin, Shi
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (06)