A high speed direct digital frequency synthesizer using a low power pipelined parallel accumulator

被引:0
|
作者
Yang, BD [1 ]
Kim, LS [1 ]
Yu, HK [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept EECS, Taejon 305701, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new high speed direct digital frequency synthesizer (DDFS) using a low power pipelined parallel accumulator (PPA) is proposed. The PPA uses both pipelining and paralleling techniques to increase speed and to reduce power consumption. The PPA attains benefits of the pipelined accumulator and the parallel accumulator. The 2-pipelined 2-parallel PPA only consumes 66% and 69% power of the 4-pipelined accumulator and the 4-parallel accumulator respectively with the same throughput. The PPA can achieve higher throughput with smaller area and less power consumption in lower clock frequency. All circuit simulations and implementations are based on a 0.35um CMOS technology with VCC = 3.3V.
引用
收藏
页码:373 / 376
页数:4
相关论文
共 50 条
  • [41] A Low-Power and High-SFDR Direct Digital Frequency Synthesizer based on Adaptive Recoding CORDIC
    Zhang, Jianfeng
    Liu, Hengzhu
    2015 IEEE 16TH ANNUAL WIRELESS AND MICROWAVE TECHNOLOGY CONFERENCE (WAMICON), 2015,
  • [42] Design of Low Power, High Speed PLL Frequency Synthesizer using Dynamic CMOS VLSI Technology
    Nirmalraj, T.
    Radhakrishnan, S.
    Karn, Rakesh Kumar
    Pandiyan, S. K.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1074 - 1076
  • [43] A High Speed Low Power Pulse Swallow Frequency Divider for DRM/DAB Frequency Synthesizer
    Lei, Xuemei
    Wang, Zhigong
    Wang, Keping
    Wang, Xiaoxia
    2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, : 1085 - +
  • [44] A 5.3-GHz 32-bit accumulator designed for direct digital frequency synthesizer
    CHEN JianWuWU DanYuZHOU LeiWU JinJIN Zhi LIU XinYu Institute of MicroelectronicsChinese Academy of SciencesBeijing China Key Laboratory of Microelectronics Devices Integrated TechnologyInstitute of MicroelectronicsChinese Academy of SciencesBeijing China
    Chinese Science Bulletin, 2012, 57 (19) : 2484 - 2491
  • [45] A 5.3-GHz 32-bit accumulator designed for direct digital frequency synthesizer
    Chen JianWu
    Wu DanYu
    Zhou Lei
    Wu Jin
    Jin Zhi
    Liu XinYu
    CHINESE SCIENCE BULLETIN, 2012, 57 (19): : 2480 - 2487
  • [46] A 5.3-GHz 32-bit accumulator designed for direct digital frequency synthesizer
    CHEN JianWu1
    2 Key Laboratory of Microelectronics Devices & Integrated Technology
    Science Bulletin, 2012, (19) : 2484 - 2491
  • [47] Quadrature direct digital frequency synthesizer using FPGA
    Saber, M. Saber
    Elmasry, M.
    Abo-Elsoud, M. Eldin
    2006 International Conference on Computer Engineering & Systems, 2006, : 14 - 18
  • [48] An ultra-high-speed direct digital frequency synthesizer implemented in GaAs HBT technology
    陈高鹏
    吴旦昱
    金智
    刘新宇
    半导体学报, 2010, (06) : 83 - 87
  • [49] An ultra-high-speed direct digital frequency synthesizer implemented in GaAs HBT technology
    Chen Gaopeng
    Wu Danyu
    Jin Zhi
    Liu Xinyu
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (06)
  • [50] Hardware Implementation of 32-Bit High-Speed Direct Digital Frequency Synthesizer
    Ibrahim, Salah Hasan
    Ali, Sawal Hamid Md.
    Islam, Md. Shabiul
    SCIENTIFIC WORLD JOURNAL, 2014,