A high speed direct digital frequency synthesizer using a low power pipelined parallel accumulator

被引:0
|
作者
Yang, BD [1 ]
Kim, LS [1 ]
Yu, HK [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept EECS, Taejon 305701, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new high speed direct digital frequency synthesizer (DDFS) using a low power pipelined parallel accumulator (PPA) is proposed. The PPA uses both pipelining and paralleling techniques to increase speed and to reduce power consumption. The PPA attains benefits of the pipelined accumulator and the parallel accumulator. The 2-pipelined 2-parallel PPA only consumes 66% and 69% power of the 4-pipelined accumulator and the 4-parallel accumulator respectively with the same throughput. The PPA can achieve higher throughput with smaller area and less power consumption in lower clock frequency. All circuit simulations and implementations are based on a 0.35um CMOS technology with VCC = 3.3V.
引用
收藏
页码:373 / 376
页数:4
相关论文
共 50 条
  • [31] A high speed direct digital frequency synthesizer based on multi-channel structure
    袁凌
    张强
    石寅
    Journal of Semiconductors, 2015, 36 (06) : 135 - 139
  • [32] A Low-Complexity Direct Digital Frequency Synthesizer
    Lai Lin-hui
    Li Xiao-jin
    Lai Zong-sheng
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1645 - 1648
  • [33] High speed digital hybrid PLL frequency synthesizer
    Lee, Hun Hee
    Park, Won Hwi
    Ryu, Heung-Gyoon
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 3309 - 3312
  • [34] A pipelined multiplier-accumulator using a high-speed, low-power static and dynamic full adder design
    Jou, SJ
    Chen, CY
    Yang, EC
    Su, CC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) : 114 - 118
  • [35] Performance analysis of low power high speed pipelined adders for digital ΣΔ modulators
    Bhansali, P.
    Hosseini, K.
    Kennedy, M. P.
    ELECTRONICS LETTERS, 2006, 42 (25) : 1442 - 1444
  • [36] A HIGH-SPEED DIRECT FREQUENCY-SYNTHESIZER
    SAUL, PH
    TAYLOR, DG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (01) : 215 - 219
  • [37] High-Speed and Low-Power Serial Accumulator for Serial/Parallel Multiplier
    Meher, Manas Ranjan
    Jong, Ching-Chuen
    Chang, Chip-Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 176 - 179
  • [38] Low-Power Low-Cost Direct Digital Frequency Synthesizer Using 90 nm CMOS Technology
    Ellaithy, Dina M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (11)
  • [39] Ultra high speed direct digital synthesizer using InP DHBT technology
    Gutierrez-Aitken, A
    Matsui, J
    Kaneshiro, E
    Oyama, B
    Sawdai, D
    Oki, A
    Streit, D
    GAAS IC SYMPOSIUM, TECHNICAL DIGEST 2001, 2001, : 265 - 268
  • [40] Low-Power and High-SFDR Direct Digital Frequency Synthesizer Based on Hybrid CORDIC Algorithm
    Sung, Tze-Yun
    Ko, Lyu-Ting
    Hsin, Hsi-Chin
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 249 - +