Optimization-based power and thermal management for dark silicon aware 3D chip multiprocessors using heterogeneous cache hierarchy

被引:18
|
作者
Asad, Arghavan [1 ]
Ozturk, Ozcan [2 ]
Fathy, Mahmood [1 ]
Jahed-Motlagh, Mohammad Reza [1 ]
机构
[1] Iran Univ Sci & Technol, Comp Engn Dept, Tehran, Iran
[2] Bilkent Univ, Comp Engn Dept, Ankara, Turkey
关键词
Hybrid cache hierarchy; Reconfigurable cache; Non-volatile memory (NVM); Three-dimensional integrated circuits; Dark-silicon; Chip-multiprocessor (CMP); Network-on-chip (NoC); Optimization; DRAM; ARCHITECTURE; TECHNOLOGY; SYSTEMS;
D O I
10.1016/j.micpro.2017.03.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Management of a problem recently known as "dark silicon" is a new challenge in multicore designs. Prior innovative studies have addressed the dark silicon problem in the fields of power-efficient core design. However, addressing dark silicon challenges in uncore component designs such as cache hierarchy, on-chip interconnect etc. that consume significant portion of the on-chip power consumption is largely unexplored. In this paper, for the first time, we propose an integrated approach which considers the impact of power consumption of core and uncore components simultaneously to improve multi/many-core performance in the dark silicon era. The proposed approach dynamically (1) predicts the changing program behavior on each core; (2) re-determines frequency/voltage, cache capacity and technology in each level of the cache hierarchy based on the program's scalability in order to satisfy the power and temperature constraints. In the proposed architecture, for future chip-multiprocessors (CMPs), we exploit emerging technologies such as non-volatile memories (NVMs) and 3D techniques to combat dark silicon. Also, for the first time, we propose a detailed power model which is useful for future dark silicon CMPs power modeling. Experimental results on SPEC 2000/2006 benchmarks show that the proposed method improves throughput by about 54.3% and energy-delay product by about 61% on average, respectively, in comparison with the conventional CMP architecture with homogenous cache system. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:76 / 98
页数:23
相关论文
共 50 条
  • [41] Power Delivery and Thermal-Aware Arm-Based Multi-Tier 3D Architecture
    Zhu, Lingjun
    Ta, Tuan
    Liu, Rossana
    Mathur, Rahul
    Xu, Xiaoqing
    Das, Shidhartha
    Kaul, Ankit
    Rico, Alejandro
    Joseph, Doug
    Cline, Brian
    Lim, Sung Kyu
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2021,
  • [42] Game-based Congestion-aware Adaptive Routing (GCAR) for Proactive Thermal-aware 3D Network-on-Chip Systems
    Chen, Kun-Chih
    TENTH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES (NOCARC 2017), 2017,
  • [44] Q-Function-Based Traffic- and Thermal-Aware Adaptive Routing for 3D Network-on-Chip
    Lee, Seung Chan
    Han, Tae Hee
    ELECTRONICS, 2020, 9 (03)
  • [45] Multicast-Based Testing and Thermal-Aware Test Scheduling for 3D ICs with a Stacked Network-on-Chip
    Xiang, Dong
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (09) : 2767 - 2779
  • [46] 3D system-on-a-chip design with through-silicon-via-less power supply using highly doped silicon via
    Shiba, Kota
    Hamada, Mototsugu
    Kuroda, Tadahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (SG)
  • [47] Thermal-Sensitive Design and Power Optimization for a 3D Torus-Based Optical NoC
    Yao, Kang
    Ye, Yaoyao
    Pasricha, Sudeep
    Xu, Jiang
    2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 827 - 834
  • [48] Thermal and Power-Aware Run-time Performance Management of 3D MPSoCs with Integrated Flow Cell Arrays
    Najibi, Halima
    Levisse, Alexandre
    Ansaloni, Giovanni
    Zapater, Marina
    Atienza, David
    PROCEEDINGS OF THE 32ND GREAT LAKES SYMPOSIUM ON VLSI 2022, GLSVLSI 2022, 2022, : 223 - 228
  • [49] 3D Architecture to Integrate Backside Power Interconnect and Integrated Passive Device for Thermal and Electrical Performance Management of Logic Chip
    Lu, C. -L.
    Lin, S. -C.
    Ho, C. -S.
    Lin, H. -C.
    Chiu, M. -H.
    Chuang, C. -H.
    Lu, M. -C.
    Lai, W. -Y.
    Basu, N.
    Liao, Miller
    Chang, S. -Z.
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [50] A Cluster-Based Reliability- and Thermal- Aware 3D Floorplanning using redundant STSVs
    Chen, Ying-Jung
    Ruan, Shanq-Jang
    2015 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2015, : 349 - 354