Optimization-based power and thermal management for dark silicon aware 3D chip multiprocessors using heterogeneous cache hierarchy

被引:18
|
作者
Asad, Arghavan [1 ]
Ozturk, Ozcan [2 ]
Fathy, Mahmood [1 ]
Jahed-Motlagh, Mohammad Reza [1 ]
机构
[1] Iran Univ Sci & Technol, Comp Engn Dept, Tehran, Iran
[2] Bilkent Univ, Comp Engn Dept, Ankara, Turkey
关键词
Hybrid cache hierarchy; Reconfigurable cache; Non-volatile memory (NVM); Three-dimensional integrated circuits; Dark-silicon; Chip-multiprocessor (CMP); Network-on-chip (NoC); Optimization; DRAM; ARCHITECTURE; TECHNOLOGY; SYSTEMS;
D O I
10.1016/j.micpro.2017.03.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Management of a problem recently known as "dark silicon" is a new challenge in multicore designs. Prior innovative studies have addressed the dark silicon problem in the fields of power-efficient core design. However, addressing dark silicon challenges in uncore component designs such as cache hierarchy, on-chip interconnect etc. that consume significant portion of the on-chip power consumption is largely unexplored. In this paper, for the first time, we propose an integrated approach which considers the impact of power consumption of core and uncore components simultaneously to improve multi/many-core performance in the dark silicon era. The proposed approach dynamically (1) predicts the changing program behavior on each core; (2) re-determines frequency/voltage, cache capacity and technology in each level of the cache hierarchy based on the program's scalability in order to satisfy the power and temperature constraints. In the proposed architecture, for future chip-multiprocessors (CMPs), we exploit emerging technologies such as non-volatile memories (NVMs) and 3D techniques to combat dark silicon. Also, for the first time, we propose a detailed power model which is useful for future dark silicon CMPs power modeling. Experimental results on SPEC 2000/2006 benchmarks show that the proposed method improves throughput by about 54.3% and energy-delay product by about 61% on average, respectively, in comparison with the conventional CMP architecture with homogenous cache system. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:76 / 98
页数:23
相关论文
共 50 条
  • [31] Design and Optimization of Heterogeneous Tree-based FPGA using 3D Technology
    Pangracious, Vinod
    Mehrez, Habib
    Marrakchi, Zied
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2013, : 334 - 337
  • [32] Allocation and Optimization of Post-Silicon Tunable Buffers in TSV Based Heterogeneous 3D ICs
    Park, Sangdo
    Heo, Jeongwoo
    Kim, Taewhan
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 126 - 127
  • [33] 3D IC floorplanning: Automating optimization settings and exploring new thermal-aware management techniques
    Frantz, Felipe
    Labrak, Lioua
    O'Connor, Ian
    MICROELECTRONICS JOURNAL, 2012, 43 (06) : 423 - 432
  • [34] Power and Area Optimization of 3D Networks-on-Chip Using Smart and Efficient Vertical Channels
    Rahmani, Amir-Mohammad
    Vaddina, Kameswar Rao
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 278 - 287
  • [35] Thermal-Aware Real-Time Task Schedulabilty test for Energy and Power System Optimization using Homogeneous Cache Hierarchy of Multi-core Systems
    Khan, Hamayun
    Usman, Muhammad Rehan
    Ahmed, Bilal
    Hashmi, M. Usman
    Najam, Zeeshan
    Ahmad, Sheeraz
    JOURNAL OF MECHANICS OF CONTINUA AND MATHEMATICAL SCIENCES, 2019, 14 (04): : 442 - 452
  • [36] MSP based thermal-aware mapping approach for 3D Network-on-Chip under performance constraints
    Feng, Gui
    Ge, Fen
    Wu, Ning
    Zhou, Lei
    Liu, Jing
    IEICE ELECTRONICS EXPRESS, 2016, 13 (07):
  • [37] Thermal-aware 3D multi-core processor design using core and level-2 cache placement
    Son, Dong Oh
    Choi, Hong Jun
    Jeon, Hyung Gyu
    Kim, Cheol Hong
    International Journal of Control and Automation, 2013, 6 (01): : 25 - 32
  • [38] 3D Thermal Modeling of Inductive Power Transfer Coils Based on Basic Thermal Network for Optimization Analysis
    Delgado, Alberto
    Clavero, Lucia
    Vasic, Miroslav
    Alou, Pedro
    Bakic, Miroljub
    Wijekoon, Thiwanka
    2023 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2023, : 3314 - 3321
  • [39] Rockfalls trajectography: 3D models predictive capability assessment and coefficients calibration using optimization-based processes
    Raibaut, Fantin
    Ivanez, Olivier
    Douthe, Cyril
    Barry, Benjamin
    ENGINEERING GEOLOGY, 2025, 348
  • [40] Congestion-Aware Power Grid Optimization for 3D Circuits Using MIM and CMOS Decoupling Capacitors
    Zhou, Pingqiang
    Sridharan, Karthikk
    Sapatnekar, Sachin S.
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 179 - 184