Optimization-based power and thermal management for dark silicon aware 3D chip multiprocessors using heterogeneous cache hierarchy

被引:18
|
作者
Asad, Arghavan [1 ]
Ozturk, Ozcan [2 ]
Fathy, Mahmood [1 ]
Jahed-Motlagh, Mohammad Reza [1 ]
机构
[1] Iran Univ Sci & Technol, Comp Engn Dept, Tehran, Iran
[2] Bilkent Univ, Comp Engn Dept, Ankara, Turkey
关键词
Hybrid cache hierarchy; Reconfigurable cache; Non-volatile memory (NVM); Three-dimensional integrated circuits; Dark-silicon; Chip-multiprocessor (CMP); Network-on-chip (NoC); Optimization; DRAM; ARCHITECTURE; TECHNOLOGY; SYSTEMS;
D O I
10.1016/j.micpro.2017.03.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Management of a problem recently known as "dark silicon" is a new challenge in multicore designs. Prior innovative studies have addressed the dark silicon problem in the fields of power-efficient core design. However, addressing dark silicon challenges in uncore component designs such as cache hierarchy, on-chip interconnect etc. that consume significant portion of the on-chip power consumption is largely unexplored. In this paper, for the first time, we propose an integrated approach which considers the impact of power consumption of core and uncore components simultaneously to improve multi/many-core performance in the dark silicon era. The proposed approach dynamically (1) predicts the changing program behavior on each core; (2) re-determines frequency/voltage, cache capacity and technology in each level of the cache hierarchy based on the program's scalability in order to satisfy the power and temperature constraints. In the proposed architecture, for future chip-multiprocessors (CMPs), we exploit emerging technologies such as non-volatile memories (NVMs) and 3D techniques to combat dark silicon. Also, for the first time, we propose a detailed power model which is useful for future dark silicon CMPs power modeling. Experimental results on SPEC 2000/2006 benchmarks show that the proposed method improves throughput by about 54.3% and energy-delay product by about 61% on average, respectively, in comparison with the conventional CMP architecture with homogenous cache system. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:76 / 98
页数:23
相关论文
共 50 条
  • [21] Thermal management optimization in high-power 3D sensing VCSEL
    Filipchuk, A.
    Nechay, K.
    Ulkuniemi, R.
    Talmila, S.
    Uusimaa, P.
    COMPONENTS AND PACKAGING FOR LASER SYSTEMS VIII, 2022, 11982
  • [22] 3D GPU Architecture using Cache Stacking: Performance, Cost, Power and Thermal analysis
    Al Maashri, Ahmed
    Sun, Guangyu
    Dong, Xiangyu
    Narayanan, Vijay
    Xie, Yuan
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 254 - 259
  • [23] Coarse Granularity Data Migration Based Power Management Mechanism for 3D DRAM Cache
    Qiu, Litiao
    Wang, Lei
    Zhang, Hongguang
    Zhao, Zhenyu
    Dou, Qiang
    ADVANCED COMPUTER ARCHITECTURE, ACA 2016, 2016, 626 : 15 - 27
  • [24] Novel Energy-Aware 3D UAV Path Planning and Collision Avoidance Using Receding Horizon and Optimization-Based Control
    Ahmed, Gamil
    Sheltami, Tarek
    DRONES, 2024, 8 (11)
  • [25] Thermal management in 3d networks-on-chip using dynamic link sharing
    Keramati, Mahsa
    Modarressi, Mehdi
    Rezaei, Seyed Hossein Seyedahaei
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 69 - 79
  • [26] Design and management of high-performance, reliable and thermal-aware 3D networks-on-chip
    Rahmani, A. -M.
    Vaddina, K. R.
    Latif, K.
    Liljeberg, P.
    Plosila, J.
    Tenhunen, H.
    IET CIRCUITS DEVICES & SYSTEMS, 2012, 6 (05) : 308 - 321
  • [27] Thermal-aware Preemptive Test Scheduling for Network-on-Chip based 3D ICs
    Manna, Kanchan
    Sagar, Chatla Swamy
    Chattopadhyay, Santanu
    Sengupta, Indranil
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 529 - 534
  • [28] Camera Distortion-aware 3D Human Pose Estimation in Video with Optimization-based Meta-Learning
    Cho, Hanbyel
    Cho, Yooshin
    Yu, Jaemyung
    Kim, Junmo
    2021 IEEE/CVF INTERNATIONAL CONFERENCE ON COMPUTER VISION (ICCV 2021), 2021, : 11149 - 11158
  • [29] PredictNcool: Leakage Aware Thermal Management for 3D Memories Using a Lightweight Temperature Predictor
    Siddhu, Lokesh
    Panda, Preeti Ranjan
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2019, 18 (05)
  • [30] Fuzzy-Based Thermal Management Scheme for 3D Chip Multicores with Stacked Caches
    Shen, Lili
    Wu, Ning
    Yan, Gaizhen
    ELECTRONICS, 2020, 9 (02)