Performance Scalability of Adaptive Processor Architecture

被引:1
|
作者
Takano, Shigeyuki
机构
关键词
Adaptive processors; performance-scalin;
D O I
10.1145/3007902
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, we evaluate the performance scalability of architectures called adaptive processors, which dynamically configure an application-specific pipelined datapath and perform a data-flow streaming execution. Previous works have examined the basics of the following: (1) a computational model that supports the swap-in/out of a partial datapath-namely, a virtual hardware is realized by hardware, without a host processor and its software; (2) an architecture that has shown a minimum pipeline requirement and a minimum component requirement; and (3) the characteristics of the execution phase and a stack shift that realizes the swap-in/out. However, these works did not explore the design space, particularly with respect to the following: (1) the clock cycle time on the adaptive processor, which must depend on a wire delay that is primarily used for the global communication of requests, acknowledgments, acquirements, releases, and so forth, and (2) a revised control system that can handle the out-of-order acknowledgment and in-order acquirement that guarantee the correct datapath configuration with a conditional branch for the configurations. This article explores the scaling of the ALU resources versus pipelining of the wires.
引用
收藏
页数:22
相关论文
共 50 条
  • [21] Hardware Acceleration in the IBM PowerEN Processor: Architecture and Performance
    Krishna, Anil
    Heil, Timothy
    Lindberg, Nicholas
    Toussi, Farnaz
    VanderWiel, Steven
    PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'12), 2012, : 389 - 399
  • [22] VLSI architecture of a high performance parallel FFT processor
    Wan, HX
    Gao, ZB
    Chen, H
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 8, 2005, : 472 - 478
  • [23] High Performance, High Volume Reconfigurable Processor Architecture
    Murray, Paul
    Randolph, Tres
    Van Buren, Damon
    Anderson, David
    Troxel, Ian
    2012 IEEE AEROSPACE CONFERENCE, 2012,
  • [24] A high performance multi-processor architecture for an on-board SAR processor system
    Helfers, T
    Pike, T
    Liebstückel, U
    Wolframm, A
    Bierens, L
    Moreira, A
    DASIA 2000: DATA SYSTEMS IN AEROSPACE, PROCEEDINGS, 2000, 457 : 205 - 210
  • [25] A Phase Synchronization and Magnitude Processor VLSI Architecture for Adaptive Neural Stimulation
    Abdelhalim, Karim
    Smolyakov, Vadim
    Genov, Roman
    2010 BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2010, : 5 - 8
  • [26] Scalability Investigation of Mat-Core Processor
    Soliman, Mostafa I.
    Al-Junaid, Abdulmajid F.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 447 - 450
  • [27] Improving the Performance of Adaptive Cache in Reconfigurable VLIW Processor
    Hu, Sensen
    Brandon, Anthony
    Guo, Qi
    Wang, Yizhuo
    APPLIED RECONFIGURABLE COMPUTING, 2017, 10216 : 3 - 15
  • [28] A Run Time Adaptive Architecture to trade-off Performance for Fault Tolerance applied to a DVB On-Board Processor
    Veljkovic, Filip
    Riesgo, Teresa
    de la Torre, Eduardo
    Regada, Raul
    Berrojo, Luis
    2014 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2014, : 143 - 150
  • [29] Architecture and performance of the hardware accelerators in IBM's PowerEN processor
    Heil, Timothy
    Krishna, Anil
    Lindberg, Nicholas
    Toussi, Farnaz
    Vanderwiel, Steven
    ACM Transactions on Parallel Computing, 2014, 1 (01)
  • [30] Architecture of a high-performance stereo vision VLSI processor
    Hariyama, M
    Lee, S
    Kameyama, M
    ADVANCED ROBOTICS, 2000, 14 (05) : 329 - 332