Performance Scalability of Adaptive Processor Architecture

被引:1
|
作者
Takano, Shigeyuki
机构
关键词
Adaptive processors; performance-scalin;
D O I
10.1145/3007902
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, we evaluate the performance scalability of architectures called adaptive processors, which dynamically configure an application-specific pipelined datapath and perform a data-flow streaming execution. Previous works have examined the basics of the following: (1) a computational model that supports the swap-in/out of a partial datapath-namely, a virtual hardware is realized by hardware, without a host processor and its software; (2) an architecture that has shown a minimum pipeline requirement and a minimum component requirement; and (3) the characteristics of the execution phase and a stack shift that realizes the swap-in/out. However, these works did not explore the design space, particularly with respect to the following: (1) the clock cycle time on the adaptive processor, which must depend on a wire delay that is primarily used for the global communication of requests, acknowledgments, acquirements, releases, and so forth, and (2) a revised control system that can handle the out-of-order acknowledgment and in-order acquirement that guarantee the correct datapath configuration with a conditional branch for the configurations. This article explores the scaling of the ALU resources versus pipelining of the wires.
引用
收藏
页数:22
相关论文
共 50 条
  • [31] Performance of an embedded optical vector matrix multiplication processor architecture
    Yang, C.
    Cui, G. X.
    Huang, Y. Y.
    Wu, L.
    Yang, H.
    Zhang, Y. H.
    IET OPTOELECTRONICS, 2010, 4 (04) : 159 - 164
  • [32] MICRO-ARCHITECTURE ENHANCEMENTS FOR IMPROVED PERFORMANCE OF PROCESSOR.
    Jones, J.F.
    Ramirez Jr., R.
    Thatcher, L.E.
    Villante, A.E.
    Wyatt, V.D.
    IBM technical disclosure bulletin, 1983, 26 (05): : 2254 - 2256
  • [33] HPDP: architecture and design flow High Performance Data Processor
    Dokianaki, Olga
    Baumgarte, Volker
    Syed, Mohsin
    Papadas, Constantin
    Helfers, Tim
    Dramitinos, George
    Scholastique, Thierry
    Kogan, Michael
    Saenger, Ingo
    Lacan, Stefan
    Markakis, Onoufrios
    Hili, Laurent
    2017 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2017, : 62 - 70
  • [34] Exploring high-performance processor architecture beyond the exascale
    Xie, Xiang-hui
    Jia, Xun
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2018, 19 (10) : 1224 - 1229
  • [35] HiPReP: High-Performance Reconfigurable Processor - Architecture and Compiler
    Kasgen, Philipp
    Messelka, Mohamed
    Weinhardt, Markus
    2021 31ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2021), 2021, : 380 - 381
  • [36] Exploring high-performance processor architecture beyond the exascale
    Xiang-Hui Xie
    Xun Jia
    Frontiers of Information Technology & Electronic Engineering, 2018, 19 : 1224 - 1229
  • [37] A Cross-Based Adaptive Cost SOC Architecture for Stereo Matching Processor
    Xu, Yuan
    Zhang, Junbin
    Yao, Haodong
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [38] A Novel Architecture Scheme with Adaptive Pipeline Coupling Technique for DSP Processor Design
    Tang, Zheng
    Xie, Jing
    Mao, Zhigang
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [39] Versatile motion estimation processor with scalability and high throughput
    Suh, Y
    Koh, I
    You, J
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (01) : 1 - 14
  • [40] The Cell processor architecture
    Kahle, J
    MICRO-38: Proceedings of the 38th Annual IEEE/ACM International Symposiumn on Microarchitecture, 2005, : 3 - 3