Performance Scalability of Adaptive Processor Architecture

被引:1
|
作者
Takano, Shigeyuki
机构
关键词
Adaptive processors; performance-scalin;
D O I
10.1145/3007902
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, we evaluate the performance scalability of architectures called adaptive processors, which dynamically configure an application-specific pipelined datapath and perform a data-flow streaming execution. Previous works have examined the basics of the following: (1) a computational model that supports the swap-in/out of a partial datapath-namely, a virtual hardware is realized by hardware, without a host processor and its software; (2) an architecture that has shown a minimum pipeline requirement and a minimum component requirement; and (3) the characteristics of the execution phase and a stack shift that realizes the swap-in/out. However, these works did not explore the design space, particularly with respect to the following: (1) the clock cycle time on the adaptive processor, which must depend on a wire delay that is primarily used for the global communication of requests, acknowledgments, acquirements, releases, and so forth, and (2) a revised control system that can handle the out-of-order acknowledgment and in-order acquirement that guarantee the correct datapath configuration with a conditional branch for the configurations. This article explores the scaling of the ALU resources versus pipelining of the wires.
引用
收藏
页数:22
相关论文
共 50 条
  • [41] Persistent Processor Architecture
    Zeng, Jianping
    Jeong, Jungi
    Jung, Changhee
    56TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, MICRO 2023, 2023, : 1075 - 1091
  • [42] The superthreaded processor architecture
    Tsai, JY
    Huang, J
    Amlo, C
    Lilja, DJ
    Yew, PC
    IEEE TRANSACTIONS ON COMPUTERS, 1999, 48 (09) : 881 - 902
  • [43] A reconfigurable processor architecture
    Niyonkuru, A
    Eggers, G
    Zeidler, HC
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 1160 - 1163
  • [44] Idempotent Processor Architecture
    de Kruijf, Marc
    Sankaralingam, Karthikeyan
    PROCEEDINGS OF THE 2011 44TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO 44), 2011, : 140 - 151
  • [45] VLSI PROCESSOR ARCHITECTURE
    HENNESSY, JL
    IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (12) : 1221 - 1246
  • [46] Power efficient processor architecture and the cell processor
    Hofstee, HP
    11TH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2005, : 258 - 262
  • [47] Hardened Processor Architecture
    Mach, Jan
    Kohutka, Lukas
    Cicak, Pavel
    2023 30TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM, MIXDES, 2023, : 176 - 182
  • [48] Multimedia processor architecture
    Ikedo, T
    Martens, WL
    IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS, PROCEEDINGS, 1998, : 316 - 325
  • [49] Adaptive-Compi: Enhancing Mpi-Based Applications' Performance and Scalability by using Adaptive Compression
    Filgueira, Rosa
    Singh, David E.
    Carretero, Jesus
    Calderon, Alejandro
    Garcia, Felix
    INTERNATIONAL JOURNAL OF HIGH PERFORMANCE COMPUTING APPLICATIONS, 2011, 25 (01): : 93 - 114
  • [50] High-Performance Rekeying Processor Architecture for Group Key Management
    Shoufan, Abdulhadi
    Huss, Sorin A.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (10) : 1421 - 1434