Razor: A tool for post-silicon scan ATPG pattern debug and its application

被引:2
|
作者
Nayak, D [1 ]
Venkataraman, S [1 ]
Thadikaran, P [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
10.1109/VTEST.2004.1299231
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Generation of ATPG patterns require a gate-level simulation model and associated constraints. If the models and the related constraints used to generate patterns are erroneous, then the patterns will likely fail on Silicon. The process of debugging pattern failures on silicon using manual reason in the absence of automated techniques is very time consuming. Further, techniques used for automated defect diagnosis cannot be directly applied to this problem. In this paper we present techniques for debugging ATPG patterns failing on silicon. An automated tool that implements these techniques and is capable of debugging most common errors found in ATPG models and constraints is presented Results from applying the capability on Intel Pentium-4 processor's ATPG patterns are presented.
引用
收藏
页码:97 / 102
页数:6
相关论文
共 50 条
  • [41] A Hybrid Approach for Fast and Accurate Trace Signal Selection for Post-Silicon Debug
    Li, Min
    Davoodi, Azadeh
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (07) : 1081 - 1094
  • [42] Satisfiability-Based Analysis of Failing Traces During Post-Silicon Debug
    Vali, Amin
    Nicolici, Nicola
    2015 IEEE 24TH NORTH ATLANTIC TEST WORKSHOP (NATW), 2015, : 17 - 22
  • [43] Embedded Debug Architecture for Bypassing Blocking Bugs During Post-Silicon Validation
    Daoud, Ehab Anis
    Nicolici, Nicola
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 559 - 570
  • [44] Combinational Trace Signal Selection with Improved State Restoration for Post-Silicon Debug
    BeigMohammadi, Siamack
    Alizadeh, Bijan
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1369 - 1374
  • [45] On Trace Buffer Reuse-Based Trigger Generation in Post-Silicon Debug
    Cheng, Yun
    Li, Huawei
    Wang, Ying
    Shen, Haihua
    Liu, Bo
    Li, Xiaowei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (10) : 2166 - 2179
  • [46] An On-Chip Error Detection Method to Reduce the Post-Silicon Debug Time
    Oh, Hyunggoy
    Han, Taewoo
    Choi, Inhyuk
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (01) : 38 - 44
  • [47] Using Introspective Software-Based Testing for Post-Silicon Debug and Repair
    Constantinides, Kypros
    Austin, Todd
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 537 - 542
  • [48] Post-Silicon Validation of IEEE 1687 Reconfigurable Scan Networks
    Damljanovic, Aleksa
    Jutman, Artur
    Squillero, Giovanni
    Tsertov, Anton
    2019 IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2019,
  • [49] Flip-flop Clustering based Trace Signal Selection for Post-Silicon Debug
    Cheng, Yun
    Li, Huawei
    Wang, Ying
    Gao, Yingke
    Liu, Bo
    Li, Xiaowei
    2017 IEEE 35TH VLSI TEST SYMPOSIUM (VTS), 2017,
  • [50] Exploiting post-silicon debug hardware to improve the fault coverage of Software Test Libraries
    Cantoro, Riccardo
    Garau, Francesco
    Masante, Riccardo
    Sartoni, Sandro
    Singh, Virendra
    Reorda, Matteo Sonza
    2022 IEEE 40TH VLSI TEST SYMPOSIUM (VTS), 2022,