Razor: A tool for post-silicon scan ATPG pattern debug and its application

被引:2
|
作者
Nayak, D [1 ]
Venkataraman, S [1 ]
Thadikaran, P [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
10.1109/VTEST.2004.1299231
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Generation of ATPG patterns require a gate-level simulation model and associated constraints. If the models and the related constraints used to generate patterns are erroneous, then the patterns will likely fail on Silicon. The process of debugging pattern failures on silicon using manual reason in the absence of automated techniques is very time consuming. Further, techniques used for automated defect diagnosis cannot be directly applied to this problem. In this paper we present techniques for debugging ATPG patterns failing on silicon. An automated tool that implements these techniques and is capable of debugging most common errors found in ATPG models and constraints is presented Results from applying the capability on Intel Pentium-4 processor's ATPG patterns are presented.
引用
收藏
页码:97 / 102
页数:6
相关论文
共 50 条
  • [21] WiND: An Efficient Post-Silicon Debug Strategy for Network on Chip
    Rout, Sidhartha Sankar
    Deb, Sujay
    Basu, Kanad
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (11) : 2372 - 2385
  • [22] A New Post-Silicon Debug Approach Based on Suspect Window
    Gao, Jianliang
    Han, Yinhe
    Li, Xiaowei
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 85 - 90
  • [23] A Novel Post-Silicon Debug Mechanism Based on Suspect Window
    Jianliang Gao
    Yinhe Han
    Xiaowei Li
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (05): : 1175 - 1185
  • [24] Enabling Efficient Post-Silicon Debug by Clustering of Hardware-Assertions
    Neishaburi, M. H.
    Zilic, Zeljko
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 985 - 988
  • [25] Multi-Mode Trace Signal Selection for Post-Silicon Debug
    Li, Min
    Davoodi, Azadeh
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 640 - 645
  • [26] Enhancing Observability for Post-Silicon Debug with On-Chip Communication Monitors
    Cao, Yuting
    Palombo, Hernan
    Zheng, Hao
    Ray, Sandip
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 602 - 607
  • [27] Post-Silicon Platform for the Functional Diagnosis and Debug of Networks-on-Chip
    Abdel-Khalek, Rawan
    Bertacco, Valeria
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13
  • [28] Progressive-BackSpace: Efficient Predecessor Computation for Post-Silicon Debug
    Kuan, Johnny J. W.
    Aamodt, Tor M.
    PROCEEDINGS OF THE 13TH INTERNATIONAL WORKSHOP ON MICROPROCESSOR TEST AND VERIFICATION (MTV 2012), 2012, : 70 - 75
  • [29] Enhancing Post-silicon Processor Debug with Incremental Cache State Dumping
    Panda, Preeti Ranjan
    Vishnoi, Anant
    Balakrishnan, M.
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 55 - 60
  • [30] A Formal Perspective on Effective Post-silicon Debug and Trace Signal Selection
    Kumar, Binod
    Basu, Kanad
    Jindal, Ankit
    Pandey, Brajesh
    Fujita, Masahiro
    VLSI DESIGN AND TEST, 2017, 711 : 753 - 766