An On-Chip Error Detection Method to Reduce the Post-Silicon Debug Time

被引:6
|
作者
Oh, Hyunggoy [1 ]
Han, Taewoo [2 ]
Choi, Inhyuk [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
[2] Samsung Elect, Dept SOC Design Team, Gyeonggi Do, South Korea
基金
新加坡国家研究基金会;
关键词
Post-silicon debug; MISR compaction; trace buffer; debug time; COMPRESSION;
D O I
10.1109/TC.2016.2561920
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Debug time has become a major issue in post silicon debug because of the increasingly complicated nature of circuit design. However, reducing debug time is a major challenge because of the limited size of the trace buffer used to observe internal signals in the circuit. This study proposes an on-chip error detection method to overcome this challenge. The on-chip process detects the error-suspect window using the pre-calculated golden data stored in the trace buffer. This allows the selective compaction and capture of the debug data in the trace buffer during the error-containing interval. As a result, reducing the number of debug sessions significantly reduces the total debug time. The experimental results on various debug cases show significant reductions in total debug time compared to previous work.
引用
收藏
页码:38 / 44
页数:7
相关论文
共 50 条
  • [1] DRAM-Based Error Detection Method to Reduce the Post-Silicon Debug Time for Multiple Identical Cores
    Oh, Hyunggoy
    Choi, Inhyuk
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (09) : 1504 - 1517
  • [2] Enhancing Observability for Post-Silicon Debug with On-Chip Communication Monitors
    Cao, Yuting
    Palombo, Hernan
    Zheng, Hao
    Ray, Sandip
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 602 - 607
  • [3] Test Resource Reused Debug Scheme to Reduce the Post-Silicon Debug Cost
    Choi, Inhyuk
    Oh, Hyunggoy
    Lee, Young-Woo
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (12) : 1835 - 1839
  • [4] Functional Post-Silicon Diagnosis and Debug for Networks-on-Chip
    Abdel-Khalek, Rawan
    Bertacco, Valeria
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 557 - 563
  • [5] WiND: An Efficient Post-Silicon Debug Strategy for Network on Chip
    Rout, Sidhartha Sankar
    Deb, Sujay
    Basu, Kanad
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (11) : 2372 - 2385
  • [6] A debug scheme to improve the error identification in post-silicon validation
    Choi, Inhyuk
    Jung, Won
    Oh, Hyunggoy
    Kang, Sungho
    PLOS ONE, 2018, 13 (09):
  • [7] Structured Approach to Post-Silicon Validation and Debug Using Symbolic Quick Error Detection
    Lin, David
    Singh, Eshan
    Barrett, Clark
    Mitra, Subhasish
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [8] Quick Error Detection Tests with Fast Runtimes for Effective Post-Silicon Validation and Debug
    Lin, David
    Eswaran, S.
    Kumar, Sharad
    Rentschler, Eric
    Mitra, Subhasish
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1168 - 1173
  • [9] On-Chip Stimuli Generation for Post-Silicon Validation
    Nicolici, Nicola
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 108 - 109
  • [10] Post-Silicon Platform for the Functional Diagnosis and Debug of Networks-on-Chip
    Abdel-Khalek, Rawan
    Bertacco, Valeria
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13