An On-Chip Error Detection Method to Reduce the Post-Silicon Debug Time

被引:6
|
作者
Oh, Hyunggoy [1 ]
Han, Taewoo [2 ]
Choi, Inhyuk [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
[2] Samsung Elect, Dept SOC Design Team, Gyeonggi Do, South Korea
基金
新加坡国家研究基金会;
关键词
Post-silicon debug; MISR compaction; trace buffer; debug time; COMPRESSION;
D O I
10.1109/TC.2016.2561920
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Debug time has become a major issue in post silicon debug because of the increasingly complicated nature of circuit design. However, reducing debug time is a major challenge because of the limited size of the trace buffer used to observe internal signals in the circuit. This study proposes an on-chip error detection method to overcome this challenge. The on-chip process detects the error-suspect window using the pre-calculated golden data stored in the trace buffer. This allows the selective compaction and capture of the debug data in the trace buffer during the error-containing interval. As a result, reducing the number of debug sessions significantly reduces the total debug time. The experimental results on various debug cases show significant reductions in total debug time compared to previous work.
引用
收藏
页码:38 / 44
页数:7
相关论文
共 50 条
  • [31] QED Post-Silicon Validation and Debug: Frequently Asked Questions
    Lin, David
    Mitra, Subhasish
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 478 - 482
  • [32] Efficient Selection of Trace and Scan Signals for Post-Silicon Debug
    Rahmani, Kamran
    Proch, Sudhi
    Mishra, Prabhat
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 313 - 323
  • [33] A New Post-Silicon Debug Approach Based on Suspect Window
    Gao, Jianliang
    Han, Yinhe
    Li, Xiaowei
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 85 - 90
  • [34] Application Level Hardware Tracing for Scaling Post-Silicon Debug
    Pal, Debjit
    Sharma, Abhishek
    Ray, Sandip
    de Paula, Flavio M.
    Vasudevan, Shobha
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [35] A Novel Post-Silicon Debug Mechanism Based on Suspect Window
    Jianliang Gao
    Yinhe Han
    Xiaowei Li
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (05): : 1175 - 1185
  • [36] An On-Line Timing Error Detection Method for Silicon Debug
    Cheng, Yun
    Li, Huawei
    Li, Xiaowei
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 263 - 268
  • [37] On-Chip Generation of Uniformly Distributed Constrained-Random Stimuli for Post-Silicon Validation
    Shi, Xiaobing
    Nicolici, Nicola
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 808 - 815
  • [38] On-Chip Constrained Random Stimuli Generation for Post-Silicon Validation Using Compact Masks
    Shi, Xiaobing
    Nicolici, Nicola
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [39] Improving Post-silicon Error Detection with Topological Selection of Trace Signals
    Kumar, Binod
    Basu, Kanad
    Jindal, Ankit
    Fujita, Masahiro
    Singh, Virendra
    2017 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2017, : 172 - 177
  • [40] QED: Quick Error Detection Tests for Effective Post-Silicon Validation
    Hong, Ted
    Li, Yanjing
    Park, Sung-Boem
    Mui, Diana
    Lin, David
    Kaleq, Ziyad Abdel
    Hakim, Nagib
    Naeimi, Helia
    Gardner, Donald S.
    Mitra, Subhasish
    INTERNATIONAL TEST CONFERENCE 2010, 2010,