An On-Chip Error Detection Method to Reduce the Post-Silicon Debug Time

被引:6
|
作者
Oh, Hyunggoy [1 ]
Han, Taewoo [2 ]
Choi, Inhyuk [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
[2] Samsung Elect, Dept SOC Design Team, Gyeonggi Do, South Korea
基金
新加坡国家研究基金会;
关键词
Post-silicon debug; MISR compaction; trace buffer; debug time; COMPRESSION;
D O I
10.1109/TC.2016.2561920
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Debug time has become a major issue in post silicon debug because of the increasingly complicated nature of circuit design. However, reducing debug time is a major challenge because of the limited size of the trace buffer used to observe internal signals in the circuit. This study proposes an on-chip error detection method to overcome this challenge. The on-chip process detects the error-suspect window using the pre-calculated golden data stored in the trace buffer. This allows the selective compaction and capture of the debug data in the trace buffer during the error-containing interval. As a result, reducing the number of debug sessions significantly reduces the total debug time. The experimental results on various debug cases show significant reductions in total debug time compared to previous work.
引用
收藏
页码:38 / 44
页数:7
相关论文
共 50 条
  • [21] Dynamic Selection of Trace Signals for Post-Silicon Debug
    Basu, Kanad
    Mishra, Prabhat
    Patra, Priyadarsan
    Nahir, Amir
    Aadir, Alon
    2013 14TH INTERNATIONAL WORKSHOP ON MICROPROCESSOR TEST AND VERIFICATION (MTV): COMMON CHALLENGES AND SOLUTIONS, 2013, : 62 - 67
  • [22] On Evaluating Signal Selection Algorithms for Post-Silicon Debug
    Hung, Eddie
    Wilton, Steven J. E.
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 290 - 296
  • [23] On-chip Dynamic Signal Sequence Slicing for Efficient Post-Silicon Debugging
    Lee, Yeonbok
    Matsumoto, Takeshi
    Fujita, Masahiro
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [24] A Communication-Centric Observability Selection for Post-Silicon System-on-Chip Integration Debug
    Cao, Yuting
    Zheng, Hao
    Ray, Sandip
    PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 278 - 283
  • [25] Recent Trends on Post-silicon Validation and Debug: An Overview
    Agalya, R.
    Saravanan, S.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 56 - 63
  • [26] Post-silicon debug using programmable logic cores
    Quinton, BR
    Wilton, SJE
    FPT 05: 2005 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2005, : 241 - 247
  • [27] A Communication-Centric Observability Selection for Post-Silicon System-on-Chip Integration Debug
    Cao, Yuting
    Zheng, Hao
    Ray, Sandip
    2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
  • [28] A Selective Error Data Capture Method using On-Chip DRAM for Silicon Debug of Multi-core Design
    Oh, Hyunggoy
    Kim, Heetae
    Lim, Jaeil
    Kang, Sungho
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 121 - 122
  • [29] On-Chip Detection of Process Shift and Process Spread for Post-Silicon Diagnosis and Model-Hardware Correlation
    Islam, A. K. M. Mahfuzul
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2013, E96D (09) : 1971 - 1979
  • [30] A Trace Signal Selection Algorithm for Improved Post-Silicon Debug
    Kumar, Binod
    Jindal, Ankit
    Singh, Virendra
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,