Razor: A tool for post-silicon scan ATPG pattern debug and its application

被引:2
|
作者
Nayak, D [1 ]
Venkataraman, S [1 ]
Thadikaran, P [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
10.1109/VTEST.2004.1299231
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Generation of ATPG patterns require a gate-level simulation model and associated constraints. If the models and the related constraints used to generate patterns are erroneous, then the patterns will likely fail on Silicon. The process of debugging pattern failures on silicon using manual reason in the absence of automated techniques is very time consuming. Further, techniques used for automated defect diagnosis cannot be directly applied to this problem. In this paper we present techniques for debugging ATPG patterns failing on silicon. An automated tool that implements these techniques and is capable of debugging most common errors found in ATPG models and constraints is presented Results from applying the capability on Intel Pentium-4 processor's ATPG patterns are presented.
引用
收藏
页码:97 / 102
页数:6
相关论文
共 50 条
  • [1] Efficient Selection of Trace and Scan Signals for Post-Silicon Debug
    Rahmani, Kamran
    Proch, Sudhi
    Mishra, Prabhat
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 313 - 323
  • [2] Application Level Hardware Tracing for Scaling Post-Silicon Debug
    Pal, Debjit
    Sharma, Abhishek
    Ray, Sandip
    de Paula, Flavio M.
    Vasudevan, Shobha
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [3] Post-Silicon Validation, Debug and Diagnosis
    Mishra, Prabhat
    Fujita, Masahiro
    Singh, Virendra
    Tamarapalli, Nagesh
    Kumar, Sharad
    Mittal, Rajesh
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : LXIII - LXV
  • [4] Vericonn: A Tool to Generate Efficient Interconnection Networks for Post-Silicon Debug
    Gomes, Andre B. M.
    Alves, Fredy A. M.
    Ferreira, Ricardo S.
    Nacif, Jose Augusto M.
    2015 16TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2015,
  • [5] Scalable Signal Selection for Post-Silicon Debug
    Hung, Eddie
    Wilton, Steven J. E.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (06) : 1103 - 1115
  • [6] Efficient Hierarchical Post-Silicon Validation and Debug
    Kalimuthu, Pandy
    Basu, Kanad
    Schafer, Benjamin Carrion
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 258 - 263
  • [7] BackSpace: Formal Analysis for Post-Silicon Debug
    De Paula, Flavio M.
    Gort, Marcel
    Hu, Alan J.
    Wilton, Steven J. E.
    Yang, Jin
    2008 FORMAL METHODS IN COMPUTER-AIDED DESIGN, 2008, : 35 - +
  • [8] On Multiplexed Signal Tracing for Post-Silicon Debug
    Liu, Xiao
    Xu, Qiang
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 685 - 690
  • [9] Accelerating Trace Computation in Post-Silicon Debug
    Kuan, Johnny J. W.
    Wilton, Steven J. E.
    Aamodt, Tor M.
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 244 - 249
  • [10] Pattern Translation Tool for Post-Silicon ASIC Testing
    Soin, Sumit
    Singh, Gurvinder
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 163 - 167