Design and Analysis of Low Voltage High Performance Schmitt Trigger Using Efficient Leakage Reduction Technique

被引:1
|
作者
Kulshrestha, Deeksha [1 ]
Meenalakshmi [1 ]
Akashe, Shyam [1 ]
机构
[1] ITM Univ Gwalior, Gwalior, India
来源
关键词
Schmitt trigger; DTCMOS; leakage current; low power; noise;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Schmitt trigger can be defined as the comparator circuit that is used to compare the input signal with the chosen threshold level. Output level relies on input state. If the input state crosses the given threshold then only the output will change. A leakage power reduction technique like DTCMOS (dynamic-threshold CMOS) is applied in this paper due to which leakage current and power consumption has been reduced. Dynamic threshold MOSFET (DTCMOS) transistor uses dynamic body bias because in DTCMOS, substrate (or body) and gate of MOSFET are tied together. In this paper the 4T Schmitt trigger with DTCMOS is compared with the proposed Schmitt trigger using DTCMOS. The tool at which the simulation has been done is cadence virtuoso at 45nm technology. The result shows the leakage power reduction for the proposed work. Leakage current by using DTCMOS technique is 7pA.
引用
收藏
页码:239 / 247
页数:9
相关论文
共 50 条
  • [31] Design of a FinFET Based Inverter Using MTCMOS and SVL Leakage Reduction Technique
    Manorama
    Khandelwal, Saurabh
    Akashe, Shyam
    2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT, 2013,
  • [32] Analysis of Encoder and Using SVL Leakage Power Reduction Technique in Encoder
    Dixit, Shivam
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (01): : 1 - 12
  • [33] Design and comparative analysis of SRAM array using low leakage controlled transistor technique with improved delay
    K. Gavaskar
    M. Sankara Narayanan
    M. Sreenidhi Nachammal
    K. Vignesh
    Journal of Ambient Intelligence and Humanized Computing, 2022, 13 : 4559 - 4568
  • [34] Design and comparative analysis of SRAM array using low leakage controlled transistor technique with improved delay
    Gavaskar, K.
    Narayanan, M. Sankara
    Nachammal, M. Sreenidhi
    Vignesh, K.
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2021, 13 (9) : 4559 - 4568
  • [35] A design of low leakage cache memory cell for high performance processors
    Gupta, Monica
    Gupta, Kirti
    Pandey, Neeta
    JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2019, 40 (02): : 279 - 290
  • [36] Performance Analysis of Analog to Digital Converter with Augmented Voltage Swing Boost Logic cum Schmitt Trigger MOS Switches Configuration
    Jain, Prateek
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (2-3): : 105 - 122
  • [37] An efficient low-swing multithreshold-voltage low-power design technique
    Rjoub, A
    Alrousan, M
    Aljarrah, O
    Koufopavlou, O
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (01) : 193 - 203
  • [38] Characterization of Leakage Current on High Voltage Glass Insulators Using Wavelet Transform Technique
    Algeelani, Nasir Ahmed
    Piah, M. Afendi M.
    2012 4TH INTERNATIONAL CONFERENCE ON INTELLIGENT AND ADVANCED SYSTEMS (ICIAS), VOLS 1-2, 2012, : 882 - 885
  • [39] Design of a High Performance Low Voltage Differential Signal Receiver
    Fan, Kai-Xin
    Xu, Guang-Hui
    Xu, Yong
    Zhang, Kai-Li
    Xiao, Ying-Cai
    ELECTRONICS, COMMUNICATIONS AND NETWORKS V, 2016, 382 : 169 - 176
  • [40] Design of High Delay Block using Voltage Scaling Technique
    Chaudhuri, Chandrima
    Kumar, Vinod
    Ghosh, Narendra Nath
    Mal, Ashis Kumar
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 457 - 460