Design and Analysis of Low Voltage High Performance Schmitt Trigger Using Efficient Leakage Reduction Technique

被引:1
|
作者
Kulshrestha, Deeksha [1 ]
Meenalakshmi [1 ]
Akashe, Shyam [1 ]
机构
[1] ITM Univ Gwalior, Gwalior, India
来源
关键词
Schmitt trigger; DTCMOS; leakage current; low power; noise;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Schmitt trigger can be defined as the comparator circuit that is used to compare the input signal with the chosen threshold level. Output level relies on input state. If the input state crosses the given threshold then only the output will change. A leakage power reduction technique like DTCMOS (dynamic-threshold CMOS) is applied in this paper due to which leakage current and power consumption has been reduced. Dynamic threshold MOSFET (DTCMOS) transistor uses dynamic body bias because in DTCMOS, substrate (or body) and gate of MOSFET are tied together. In this paper the 4T Schmitt trigger with DTCMOS is compared with the proposed Schmitt trigger using DTCMOS. The tool at which the simulation has been done is cadence virtuoso at 45nm technology. The result shows the leakage power reduction for the proposed work. Leakage current by using DTCMOS technique is 7pA.
引用
收藏
页码:239 / 247
页数:9
相关论文
共 50 条
  • [41] Design and Analysis of Low Power FinFET SRAM with Leakage Current Reduction Techniques
    Chandra, K. Sarath
    Kishore, Kakarla Hari
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 131 (02) : 1167 - 1188
  • [42] High performance and low leakage design using cell replacement and hybrid Vt standard cell libraries
    Lu, Liang-Ying
    Chen, Kuang-Yao
    Wu, Tsung-Yi
    IMECS 2008: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2008, : 248 - 252
  • [43] Low-Power Bluetooth Receiver Front End Design with Oscillator Leakage Reduction Technique
    Nasrollahpour, M.
    Sreekumar, R.
    Hajilou, F.
    Aldacher, M.
    Hamedi-Hagh, S.
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (01) : 179 - 184
  • [44] Design and Analysis of Low Power FinFET SRAM with Leakage Current Reduction Techniques
    K. Sarath Chandra
    Kakarla Hari Kishore
    Wireless Personal Communications, 2023, 131 : 1167 - 1188
  • [45] High Performance Low Leakage power Full Adder Circuit Design Using Rate Sensing Keeper
    Ajayan, J.
    Nirmal, D.
    Sivaranjani, D.
    Sivasankari, S.
    Manikandan, M.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [46] High-Yield Design of High-Density SRAM for Low-Voltage and Low-Leakage Operations
    Dhori, Kedar Janardan
    Chawla, Hitesh
    Kumar, Ashish
    Pandey, Pashant
    Kumar, Promod
    Ciampolini, Lorenzo
    Cacho, Florian
    Croain, Damien
    2017 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2017, : 7 - 12
  • [47] A 62 mV 0.13 μm CMOS Standard-Cell-Based Design Technique Using Schmitt-Trigger Logic
    Lotze, Niklas
    Manoli, Yiannos
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (01) : 47 - 60
  • [48] Design of an Energy Efficient, High Speed, Low Power Full Subtractor Using GDI Technique
    Dhar, Krishnendu
    Chatterjee, Aanan
    Chatterjee, Sayan
    2014 IEEE STUDENTS' TECHNOLOGY SYMPOSIUM (IEEE TECHSYM), 2014, : 199 - 204
  • [49] Dynamic and leakage power reduction in MTCMOS circuits using an automated efficient gate clustering technique
    Anis, M
    Areibi, S
    Mahmoud, M
    Elmasry, M
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 480 - 485
  • [50] Design of Gate-Ground-NMOS-Based ESD Protection Circuits with Low Trigger Voltage, Low Leakage Current, and Fast Turn-On
    Koo, Yong-Seo
    Kim, Kwangsoo
    Park, Shihong
    Kim, Kwidong
    Kwon, Jong-Kee
    ETRI JOURNAL, 2009, 31 (06) : 725 - 731