A 1 mW 71.5 dB SNDR 50 MS/s 13 bit Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC

被引:123
|
作者
Lim, Yong [1 ,2 ]
Flynn, Michael P. [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
[2] Samsung Elect, Yongin, South Korea
关键词
ADC; analog to digital converter; energy efficient ADC; fully differential ring amplifier; low power ADC; pipeline ADC; pipelined SAR ADC; SAR ADC; SAR-assisted pipeline ADC; switched capacitor;
D O I
10.1109/JSSC.2015.2463094
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 13 bit 50 MS/s fully differential ring amplifier based SAR-assisted pipeline ADC, implemented in 65 nm CMOS. We introduce a new fully differential ring amplifier, which solves the problems of single-ended ring amplifiers while maintaining the benefits of high gain, fast slew based charging and an almost rail-to-rail output swing. We implement a switched-capacitor (SC) inter-stage residue amplifier that uses this new fully differential ring amplifier to give accurate amplification without calibration. In addition, a new floated detect-and-skip (FDAS) capacitive DAC (CDAC) switching method reduces the switching energy and improves linearity of first-stage CDAC. With these techniques, the prototype ADC achieves measured SNDR, SNR, and SFDR of 70.9 dB (11.5b), 71.3 dB and 84.6 dB, respectively, with a Nyquist frequency input. The prototype achieves 13 bit linearity without calibration and consumes 1 mW. This measured performance is equivalent to Walden and Schreier FoMs of 6.9 fJ/conversion.step and 174.9 dB, respectively.
引用
收藏
页码:2901 / 2911
页数:11
相关论文
共 46 条
  • [31] A 12b 330MS/s Pipelined-SAR ADC with PVT-Stabilized Dynamic Amplifier Achieving <1dB SNDR Variation
    Huang, Hai
    Sarkar, Sudipta
    Elies, Brian
    Chiu, Yun
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 472 - 472
  • [32] A 12-Bit 125-MS/s 2.5-Bit/Cycle SAR-Based Pipeline ADC Employing a Self-Biased Gain Boosting Amplifier
    Park, Chulhyun
    Chen, Tao
    Noh, Kyoohyun
    Zhou, Dadian
    Prakash, Suraj
    Alizadeh, Mohammadhossein Naderi
    Karsilayan, Aydin I.
    Chen, Degang
    Geiger, Randall L.
    Silva-Martinez, Jose
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (11) : 3618 - 3629
  • [33] A 12-Bit 50 MS/s Split-CDAC-Based SAR ADC Integrating Input Programmable Gain Amplifier and Reference Voltage Buffer
    Xu, Zhuofan
    Hu, Biao
    Wu, Tianxiang
    Yao, Yuting
    Chen, Yong
    Ren, Junyan
    Ma, Shunli
    ELECTRONICS, 2022, 11 (12)
  • [34] A 54mW 1.2GS/s 71.5dB SNDR 50MHz BW VCO-Based CT ΔΣ ADC Using Dual Phase/Frequency Feedback in 65nm CMOS
    Reddy, Karthikeyan
    Dey, Siladitya
    Rao, Sachin
    Young, Brian
    Prabha, Praveen
    Hanumolu, Pavan Kumar
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [35] A 0.8-1.2 V 10-50 MS/s 13-bit Subranging Pipelined-SAR ADC Using a Temperature-Insensitive Time-Based Amplifier
    Zhang, Minglei
    Noh, Kyoohyun
    Fan, Xiaohua
    Sanchez-Sinencio, Edgar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (11) : 2991 - 3005
  • [36] A 79.1dB-SNDR 20MHz-BW 2nd-Order SAR-Assisted Noise-Shaping Pipeline ADC with Gain and Offset Background Calibrations Based on Convergence Enhanced Split-Over-Time Architecture
    Zhang, Yanbo
    Zhang, Jin
    Liu, Shubin
    Zhu, Zhangming
    Zhu, Yan
    Chan, Chi-hang
    Martins, R. P.
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [37] A 3.6GS/s, 15mW, 50dB SNDR, 28MHz Bandwidth RF ΣΔ ADC with a FoM of 1pJ/bit in 130nm CMOS
    Ashry, Ahmed
    Aboushady, Hassan
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [38] A 10-mW 16-b 15-MS/s Two-Step SAR ADC With 95-dB DR Using Dual-Deadzone Ring Amplifier
    ElShater, Ahmed
    Venkatachala, Praveen Kumar
    Lee, Calvin Yoji
    Muhlestein, Jason
    Leuenberger, Spencer
    Sobue, Kazuki
    Hamashita, Koichi
    Moon, Un-Ku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) : 3410 - 3420
  • [39] A Non-Interleaved 12-b 330-MS/s Pipelined-SAR ADC With PVT-Stabilized Dynamic Amplifier Achieving Sub-1-dB SNDR Variation
    Huang, Hai
    Xu, Hongda
    Elies, Brian
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3235 - 3247
  • [40] A 10mW 16b 15MS/s Two-Step SAR ADC with 95dB DR Using Dual-Deadzone Ring-Amplifier
    ElShater, Ahmed
    Lee, Calvin Yoji
    Venkatachala, Praveen Kumar
    Muhlestein, Jason
    Leuenberger, Spencer
    Sobue, Kazuki
    Hamashita, Koichi
    Moon, Un-Ku
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 70 - +