共 46 条
- [21] A 13-bit 70MS/s SAR-Assisted 2-bit/cycle Cyclic ADC with Offset Cancellation and Slack-Borrowing Logic IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 281 - 284
- [23] A 12b 50MS/s 3.5mW SAR Assisted 2-Stage Pipeline ADC 2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 239 - 240
- [26] A 800 MS/s, 12-Bit, Ringamp-Based SAR assisted Pipeline ADC with Gain Error Cancellation 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
- [27] A 13-bit 1-MS/s SAR ADC With Rotation-Based Mismatch Error Cancellation 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 6 - 10
- [28] A 40MS/s 12-bit Zero-Crossing Based SAR-Assisted Two-Stage Pipelined ADC with Adaptive Level Shifting 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
- [29] A 2.52 fJ/Conversion-Step 12-bit 154MS/s with 68.78dB SNDR Full Differential SAR ADC with a Novel Capacitor Switching Scheme 26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 81 - 86
- [30] An 89.55dB-SFDR 179.6dB-FoMs 12-bit 1MS/s SAR- Assisted SAR ADC with Weight-Split Compensation Calibration 2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 253 - 256