An 89.55dB-SFDR 179.6dB-FoMs 12-bit 1MS/s SAR- Assisted SAR ADC with Weight-Split Compensation Calibration

被引:0
|
作者
Hu, Yao-Sheng
Lin, Jhao-Huei
Lin, Ding-Guo
Lin, Kai-Yue
Chen, Hsin-Shu [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
low-power; SAR ADC; SAR-assisted; on-chip capacitor; mismatch calibration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an 89.55dB-SFDR 2.55 mu W 12-bit 1MS/s SAR-assisted SAR ADC in 4Qnm CMOS at a 0.7V supply. The proposed weight-split compensation provides an accurate mapping between capacitor mismatch and digital weight to take advantages of both low-power skipping switching method and robust digital calibration. The reconfigurable redundancy region with tracking bits is used to speed up the calibration time to only 112 clock cycles The SFDR is improved by 19.45dB with unit capacitors of 0.25fF for power-saving. The prototype ADC achieves an SNDR of 69.1dB at Nyquist rate. It results in an FoMs of 179.6dB and an FoM(w) of 1.43fJ/c.-s.
引用
收藏
页码:253 / 256
页数:4
相关论文
共 20 条
  • [1] A 112 dB SFDR 16-bit 1MS/s SAR ADC with an improved and robust analog self-calibration
    Li, Zhaojiang
    Zhang, Wei
    Chen, Suming
    Peng, Xizhu
    Tang, He
    MICROELECTRONICS JOURNAL, 2025, 158
  • [2] A 12-bit 100-MS/s 83 dB SFDR SAR ADC with sampling switch linearity enhanced technique
    Xu Dai-guo
    Pu-Jie
    Xu Shi-liu
    Zhang Zheng-ping
    Zhang Jun-an
    Wang Jian-an
    IEICE ELECTRONICS EXPRESS, 2019, 16 (06):
  • [3] A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration
    Liu, Maliang
    Xie, Yi
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (01) : 151 - 158
  • [4] A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration
    Maliang Liu
    Yi Xie
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2016, 86 : 151 - 158
  • [5] A 12-bit 1MS/s SAR-ADC for multi-channel CdZnTe detectors
    刘伟
    魏廷存
    李博
    郭潘杰
    胡永才
    Journal of Semiconductors, 2015, 36 (04) : 147 - 154
  • [6] A 12-bit 1MS/s SAR-ADC for multi-channel CdZnTe detectors
    刘伟
    魏廷存
    李博
    郭潘杰
    胡永才
    Journal of Semiconductors, 2015, (04) : 147 - 154
  • [7] Design of a Novel 12-bit 1MS/s Charge Redistribution SAR ADC for CZT Detectors
    Liu, Wei
    Wei, Tingcun
    Guo, Panjie
    Hu, Yongcai
    PROCEEDINGS OF THE 2014 9TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2014, : 867 - 871
  • [8] A 12-bit 31.1uW 1MS/s SAR ADC with On-Chip Input-Signal-Independent Calibration Achieving 100.4dB SFDR using 256fF Sampling Capacitance
    Shen, Junhua
    Shikata, Akira
    Liu, Anping
    Chalifoux, Frederick
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 91 - 92
  • [9] A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration
    Zhang, Yizhen
    Cai, Jueping
    Li, Xinyu
    Zhang, Yuxin
    Su, Bowen
    MICROELECTRONICS JOURNAL, 2021, 116
  • [10] A 12-bit 200MS/s Pipelined-SAR ADC in 65-nm CMOS with 61.9 dB SNDR
    Liu, Haizhu
    Liu, Maliang
    Zhu, Zhangming
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,