A 0.8-1.2 V 10-50 MS/s 13-bit Subranging Pipelined-SAR ADC Using a Temperature-Insensitive Time-Based Amplifier

被引:41
|
作者
Zhang, Minglei [1 ,2 ,3 ]
Noh, Kyoohyun [2 ]
Fan, Xiaohua [1 ,3 ]
Sanchez-Sinencio, Edgar [2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
[3] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
关键词
Analog-to-digital converter (ADC); dynamic amplifier; open-loop amplifier; pipelined-successive approximation register (SAR); residue amplifier; SAR; subranging; switched capacitor (SC); switching scheme; temperature insensitive; CMOS; DB;
D O I
10.1109/JSSC.2017.2742523
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an energy-efficient 13-bit 10-50 MS/s subranging pipelined-successive approximation register (SAR) analog-to-digital converter (ADC) with power supply scaling. In the presented ADC, an SAR-assisted subranging floating capacitive DAC switching algorithm reduces switching energy along with enhanced linearity and speed in the first-stage SAR ADC. A following temperature-insensitive time-based residue amplifier realizes open-loop residual amplification without background calibration, while maintaining the benefits of dynamic operation and noise filtering. Furthermore, asynchronous SAR control logic employs a pre-window technique to accelerate SAR logic operations. The prototype ADC was fabricated in a 130-nm CMOS process with an active area of 0.22 mm(2). With a 1.2-V power supply and a Nyquist frequency input, the ADC consumes 1.32 mW at 50 MS/s and achieves signal-to-noise and distortion ratio and spurious-free dynamic range of 69.1 and 80.7 dB, respectively. The operating speed is scalable from 10 to 50 MS/s with a scalable power supply range of 0.8-1.2 V. Walden FoMs of 4-11.3 fJ/conversion-step are achieved.
引用
收藏
页码:2991 / 3005
页数:15
相关论文
共 4 条
  • [1] A 0.5-to-1 V 9-bit 15-to-90 MS/s Digitally Interpolated Pipelined-SAR ADC Using Dynamic Amplifier
    Lin, James
    Xu, Zule
    Miyahara, Masaya
    Matsuzawa, Akira
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 85 - 88
  • [2] A 13-bit 312.5-MS/s Pipelined SAR ADC With Open-Loop Integrator-Based Residue Amplifier and Gain-Stabilized Integration Time Generation
    Ni, Meng
    Wang, Xiao
    Li, Fule
    Wang, Zhihua
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (07) : 1416 - 1427
  • [3] A 10-bit 100-MS/s Pipelined SAR ADC with Redundancy Generation using Capacitor-based DAC and Linearity-improved Dynamic Amplifier
    Lee, Han-Yeol
    Youn, Eunji
    Jang, Young-Chan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (04) : 378 - 387
  • [4] A Calibration-Free 0.7-V 13-bit 10-MS/s Full-Analog SAR ADC with Continuous Time Feedforward Cascaded (CTFC) Op-Amps
    Chang, Kwuang-Han
    Hsieh, Chih-Cheng
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 249 - 252