A clock methodology for high-performance microprocessors

被引:1
|
作者
Carrig, KM
Chu, AM
Ferraiolo, FD
Petrovick, JG
Scott, PA
Weiss, RJ
机构
[1] FIRST PASS,NW PALM WAY,FL
[2] CADENCE DESIGN SYST,SAN JOSE,CA
关键词
D O I
10.1023/A:1007999209786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses an effective clock methodology for the design of high-performance microprocessors. Key attributes include the clustering and balancing of crock loads, multiple clock domains, a balanced clock router with variable width wires to minimize skew, hierarchical clock wiring, automated verification, an interface to the Cadence Design Framework II(TM) environment, and a complete network model of the clock distribution, including loads. This crock methodology enabled creation of the entire clock network, including verification, in less than three days with approximately 180 ps of skew.
引用
收藏
页码:217 / 224
页数:8
相关论文
共 50 条
  • [21] Modeling of power distribution systems for high-performance microprocessors
    Herrell, DJ
    Beker, B
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (03): : 240 - 248
  • [22] IMPLEMENTATION OF OPTIMUM ESTIMATION ALGORITHMS OF HIGH-PERFORMANCE MICROPROCESSORS
    BOHN, EV
    ZUERCHER, H
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS AND CONTROL INSTRUMENTATION, 1978, 25 (04): : 334 - 339
  • [23] Runtime Power Estimator Calibration for High-Performance Microprocessors
    Wang, Hai
    Tan, Sheldon X. -D.
    Liu, Xue-Xin
    Gupta, Ashish
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 352 - 357
  • [24] High-Performance Clock Mesh Optimization
    Guthaus, Matthew R.
    Hu, Xuchu
    Wilke, Gustavo
    Flach, Guilherme
    Reis, Ricardo
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2012, 17 (03)
  • [25] Memory performance prediction for high-performance microprocessors at deep submicrometer technologies
    Zeng, Annie
    Rose, Kenneth
    Gutmann, Ronald J.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (09) : 1705 - 1718
  • [26] A 3.5GHz 32mW 150nm multiphase clock generator for high-performance microprocessors
    Alvandpour, A
    Krishnamurthy, RK
    Eckerbert, D
    Apperson, S
    Bloechel, B
    Borkar, S
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 112 - +
  • [27] Novel On-Chip Clock Jitter Measurement Scheme For High Performance Microprocessors
    Metra, C.
    Omana, M.
    Mak, T. M.
    Rahman, A.
    Tam, S.
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 465 - +
  • [28] Bringing High-Performance Microprocessors up to Space Level Reliability
    Frasse-Sombet, Sebastien
    Brunel, Yoann
    Mariottini, Sacha
    2015 IEEE AEROSPACE CONFERENCE, 2015,
  • [29] Understanding branches and designing branch predictors for high-performance microprocessors
    Evers, M
    Yeh, TY
    PROCEEDINGS OF THE IEEE, 2001, 89 (11) : 1610 - 1620
  • [30] Architectural and compiler techniques for energy reduction in high-performance microprocessors
    Bellas, N
    Hajj, IN
    Polychronopoulos, CD
    Stamoulis, G
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (03) : 317 - 326