A clock methodology for high-performance microprocessors

被引:1
|
作者
Carrig, KM
Chu, AM
Ferraiolo, FD
Petrovick, JG
Scott, PA
Weiss, RJ
机构
[1] FIRST PASS,NW PALM WAY,FL
[2] CADENCE DESIGN SYST,SAN JOSE,CA
关键词
D O I
10.1023/A:1007999209786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses an effective clock methodology for the design of high-performance microprocessors. Key attributes include the clustering and balancing of crock loads, multiple clock domains, a balanced clock router with variable width wires to minimize skew, hierarchical clock wiring, automated verification, an interface to the Cadence Design Framework II(TM) environment, and a complete network model of the clock distribution, including loads. This crock methodology enabled creation of the entire clock network, including verification, in less than three days with approximately 180 ps of skew.
引用
收藏
页码:217 / 224
页数:8
相关论文
共 50 条
  • [31] BEYOND TRADITIONAL MICROPROCESSORS FOR GEOSCIENCE HIGH-PERFORMANCE COMPUTING APPLICATIONS
    Lindtjorn, Olav
    Clapp, Robert G.
    Pell, Oliver
    Mencer, Oskar
    Flynn, Michael J.
    Fu, Haohuan
    IEEE MICRO, 2011, 31 (02) : 41 - 49
  • [32] On the characterization of data cache vulnerability in high-performance embedded microprocessors
    Wang, Shuai
    Hu, Jie
    Ziavras, Sotirios G.
    2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 14 - +
  • [33] Power-efficient value speculation for high-performance microprocessors
    Moreno, R
    Pinuel, L
    del Pino, S
    Tirado, F
    PROCEEDINGS OF THE 26TH EUROMICRO CONFERENCE, VOLS I AND II, 2000, : 292 - 299
  • [34] Clock Design Technology for High-Performance Processors
    Ishizaka, Kinya
    Komatsu, Hiroaki
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2011, 47 (02): : 136 - 141
  • [35] Clock optimization for high-performance pipelined design
    Juan, HP
    Gajski, DD
    Bakshi, S
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 330 - 335
  • [36] HIGH-PERFORMANCE CLOCK DISTRIBUTION FOR CMOS ASICS
    BOON, S
    BUTLER, S
    BYRNE, R
    SETERING, B
    CASALANDA, M
    SCHERF, A
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 419 - 423
  • [37] Predictive methodology for high-performance networking
    Foag, J
    Wild, T
    Pazos, N
    Brunnbauer, W
    ISCC 2002: SEVENTH INTERNATIONAL SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 2002, : 169 - 174
  • [38] 3D-Integrated SRAM Components for High-Performance Microprocessors
    Puttaswamy, Kiran
    Loh, Gabriel H.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (10) : 1369 - 1381
  • [39] 3D power delivery for microprocessors and high-performance ASICs
    Sun, Jian
    Lu, Jian-Qiang
    Giuliano, David
    Chow, T. Paul
    Gutmann, Ronald J.
    APEC 2007: TWENTY-SECOND ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1 AND 2, 2007, : 127 - +
  • [40] Tradeoffs in modeling the response of power delivery systems of high-performance microprocessors
    Advanced Micro Devices Inc, Austin, United States
    IEEE Topical Meeting on Electrical Performance of Electronic Packaging, 2000, : 77 - 80