A clock methodology for high-performance microprocessors

被引:1
|
作者
Carrig, KM
Chu, AM
Ferraiolo, FD
Petrovick, JG
Scott, PA
Weiss, RJ
机构
[1] FIRST PASS,NW PALM WAY,FL
[2] CADENCE DESIGN SYST,SAN JOSE,CA
关键词
D O I
10.1023/A:1007999209786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses an effective clock methodology for the design of high-performance microprocessors. Key attributes include the clustering and balancing of crock loads, multiple clock domains, a balanced clock router with variable width wires to minimize skew, hierarchical clock wiring, automated verification, an interface to the Cadence Design Framework II(TM) environment, and a complete network model of the clock distribution, including loads. This crock methodology enabled creation of the entire clock network, including verification, in less than three days with approximately 180 ps of skew.
引用
收藏
页码:217 / 224
页数:8
相关论文
共 50 条
  • [11] Clock distribution methodology for PowerPC(TM) microprocessors
    Ganguly, S
    Lehther, D
    Pullela, S
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (2-3): : 181 - 189
  • [12] Novel approach to clock fault testing for high performance microprocessors
    Metra, C.
    Omana, M.
    Mak, T. M.
    Tam, S.
    25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, : 441 - +
  • [13] Clock calibration faults and their impact on quality of high performance microprocessors
    Metra, C
    Mak, TM
    Rossi, D
    18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 63 - 70
  • [14] Injection-locked clocking: A low-power clock distribution scheme for high-performance microprocessors
    Zhang, Lin
    Carpenter, Aaron
    Ciftcioglu, Berkehan
    Garg, Alok
    Huang, Michael
    Wu, Hui
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (09) : 1251 - 1256
  • [15] Power Management and Delivery for High-Performance Microprocessors
    Karnik, Tanay
    Pant, Mondira
    Borkar, Shekhar
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [16] Dynamic thermal management for high-performance microprocessors
    Brooks, D
    Martonosi, M
    HPCA: SEVENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTING ARCHITECTURE, PROCEEDINGS, 2001, : 171 - 182
  • [17] HIGH-PERFORMANCE MICROPROCESSORS PUSH LIMITS OF VMEBUS
    CHILD, J
    COMPUTER DESIGN, 1991, 30 (05): : 105 - &
  • [18] MICROPROCESSORS KOMDIV FOR HIGH-PERFORMANCE EMBEDDED SYSTEMS
    Bobkov, S. G.
    INFORMATION TECHNOLOGY IN INDUSTRY, 2019, 7 (03): : 5 - 9
  • [19] High-performance image computing with modern microprocessors
    Basoglu, C
    Kim, D
    Gove, RJ
    Kim, Y
    INTERNATIONAL JOURNAL OF IMAGING SYSTEMS AND TECHNOLOGY, 1998, 9 (06) : 407 - 415
  • [20] Optimization of interconnect geometry for high-performance microprocessors
    Rahmat, K
    Oh, SY
    HEWLETT-PACKARD JOURNAL, 1997, 48 (02): : 78 - 83